Blame view

hw/sun4m.c 52.1 KB
1
/*
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
pbrook authored
24
25
26
27
28
29
30
31
32
#include "hw.h"
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
33
#include "firmware_abi.h"
34
#include "scsi.h"
blueswir1 authored
35
36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
#include "escc.h"
39
40
//#define DEBUG_IRQ
41
42
43
44
45
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
blueswir1 authored
46
47
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
48
49
50
51
52
53
54
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
55
56
57
58
59
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
60
61
62
63
64
65
66
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
67
68
69
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */
70
71
72
73
74
75
76
#ifdef DEBUG_IRQ
#define DPRINTF(fmt, args...)                           \
    do { printf("CPUIRQ: " fmt , ##args); } while (0)
#else
#define DPRINTF(fmt, args...)
#endif
77
#define KERNEL_LOAD_ADDR     0x00004000
bellard authored
78
#define CMDLINE_ADDR         0x007ff000
bellard authored
79
#define INITRD_LOAD_ADDR     0x00800000
80
#define PROM_SIZE_MAX        (1024 * 1024)
blueswir1 authored
81
#define PROM_VADDR           0xffd00000
blueswir1 authored
82
#define PROM_FILENAME        "openbios-sparc32"
83
#define CFG_ADDR             0xd00000510ULL
84
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
85
86
#define MAX_CPUS 16
87
#define MAX_PILS 16
88
89
90
#define ESCC_CLOCK 4915200
91
struct sun4m_hwdef {
92
93
94
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
blueswir1 authored
95
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
96
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
97
98
    target_phys_addr_t ecc_base;
    uint32_t ecc_version;
99
    long vram_size, nvram_size;
blueswir1 authored
100
    // IRQ numbers are not PIL ones, but master interrupt controller
101
    // register bit numbers
102
    int esp_irq, le_irq, clock_irq, clock1_irq;
103
    int ser_irq, ms_kb_irq, fd_irq, me_irq, cs_irq, ecc_irq;
104
105
    uint8_t nvram_machine_id;
    uint16_t machine_id;
106
    uint32_t iommu_version;
107
    uint32_t intbit_to_level[32];
108
109
    uint64_t max_mem;
    const char * const default_cpu_model;
110
111
};
112
113
114
115
116
117
118
119
120
121
122
123
124
125
#define MAX_IOUNITS 5

struct sun4d_hwdef {
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
    unsigned long vram_size, nvram_size;
    // IRQ numbers are not PIL ones, but SBI register bit numbers
    int esp_irq, le_irq, clock_irq, clock1_irq;
    int ser_irq, ms_kb_irq, me_irq;
126
127
    uint8_t nvram_machine_id;
    uint16_t machine_id;
128
129
130
131
132
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};
133
134
135
136
137
struct sun4c_hwdef {
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
138
    target_phys_addr_t tcx_base, aux1_base;
139
140
141
    long vram_size, nvram_size;
    // IRQ numbers are not PIL ones, but master interrupt controller
    // register bit numbers
142
143
    int esp_irq, le_irq, clock_irq, clock1_irq;
    int ser_irq, ms_kb_irq, fd_irq, me_irq;
144
145
146
147
148
149
150
151
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint32_t intbit_to_level[32];
    uint64_t max_mem;
    const char * const default_cpu_model;
};
bellard authored
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}
174
static int fw_cfg_boot_set(void *opaque, const char *boot_device)
175
{
176
    fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
177
178
179
    return 0;
}
180
static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline,
181
                       const char *boot_devices, ram_addr_t RAM_size,
blueswir1 authored
182
183
                       uint32_t kernel_size,
                       int width, int height, int depth,
184
                       int nvram_machine_id, const char *arch)
bellard authored
185
{
186
    unsigned int i;
187
    uint32_t start, end;
188
189
190
191
    uint8_t image[0x1ff0];
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
bellard authored
192
193
    start = 0;
bellard authored
194
195
196
    // OpenBIOS nvram variables
    // Variable partition
197
198
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
199
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
200
201
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
202
    for (i = 0; i < nb_prom_envs; i++)
203
204
205
206
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
207
208

    end = start + ((end - start + 15) & ~15);
209
    OpenBIOS_finish_partition(part_header, end - start);
210
211
212

    // free partition
    start = end;
213
214
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
215
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
216
217

    end = 0x1fd0;
218
219
    OpenBIOS_finish_partition(part_header, end - start);
220
221
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
222
223
224

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
bellard authored
225
226
227
228
}

static void *slavio_intctl;
229
void pic_info(Monitor *mon)
bellard authored
230
{
231
    if (slavio_intctl)
232
        slavio_pic_info(mon, slavio_intctl);
bellard authored
233
234
}
235
void irq_info(Monitor *mon)
bellard authored
236
{
237
    if (slavio_intctl)
238
        slavio_irq_info(mon, slavio_intctl);
bellard authored
239
240
}
241
242
243
244
245
246
247
248
249
250
251
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
252
253
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
254
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
255
                }
256
257
258
259
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
260
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
261
262
263
264
265
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}
266
267
268
269
270
271
272
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
273
274
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
275
276
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
277
278
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
279
280
281
282
283
284
285
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}
bellard authored
286
287
288
289
290
291
292
static void *slavio_misc;

void qemu_system_powerdown(void)
{
    slavio_set_power_fail(slavio_misc, 1);
}
bellard authored
293
294
295
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
296
297
298
299
300
301
302
303
304

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
bellard authored
305
    cpu_reset(env);
306
    env->halted = 1;
bellard authored
307
308
}
309
310
311
312
313
314
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}
315
static unsigned long sun4m_load_kernel(const char *kernel_filename,
316
317
                                       const char *initrd_filename,
                                       ram_addr_t RAM_size)
318
319
320
321
322
323
324
325
326
327
328
329
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
        kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL,
                               NULL);
        if (kernel_size < 0)
330
331
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
                                    RAM_size - KERNEL_LOAD_ADDR);
332
        if (kernel_size < 0)
333
334
335
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
336
337
338
339
340
341
342
343
344
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
345
346
347
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
348
349
350
351
352
353
354
355
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
356
357
358
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size);
359
360
361
362
363
364
365
366
                    break;
                }
            }
        }
    }
    return kernel_size;
}
367
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
368
                          const char *boot_device,
369
                          const char *kernel_filename,
370
371
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
372
373
{
374
    CPUState *env, *envs[MAX_CPUS];
bellard authored
375
    unsigned int i;
376
    void *iommu, *espdma, *ledma, *main_esp, *nvram;
377
    qemu_irq *cpu_irqs[MAX_CPUS], *slavio_irq, *slavio_cpu_irq,
378
        *espdma_irq, *ledma_irq;
379
    qemu_irq *esp_reset, *le_reset;
380
    qemu_irq *fdc_tc;
381
    qemu_irq *cpu_halt;
382
    ram_addr_t ram_offset, prom_offset, idreg_offset;
blueswir1 authored
383
    unsigned long kernel_size;
384
385
    int ret;
    char buf[1024];
386
    BlockDriverState *fd[MAX_FD];
blueswir1 authored
387
    int drive_index;
388
    void *fw_cfg;
389
390
    /* init CPUs */
391
392
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
393
394
    for(i = 0; i < smp_cpus; i++) {
395
396
        env = cpu_init(cpu_model);
        if (!env) {
397
            fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
398
399
400
            exit(1);
        }
        cpu_sparc_set_id(env, i);
401
        envs[i] = env;
402
403
404
405
        if (i == 0) {
            qemu_register_reset(main_cpu_reset, env);
        } else {
            qemu_register_reset(secondary_cpu_reset, env);
406
            env->halted = 1;
407
        }
408
        cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
409
        env->prom_addr = hwdef->slavio_base;
410
    }
411
412
413
414

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
415
416
    /* allocate RAM */
417
    if ((uint64_t)RAM_size > hwdef->max_mem) {
blueswir1 authored
418
419
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
420
                (unsigned int)(RAM_size / (1024 * 1024)),
421
422
423
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
424
425
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
426
427
    /* load boot prom */
blueswir1 authored
428
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
429
430
431
432
433
434
435
436
437
438
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
blueswir1 authored
439
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
440
441
442
443
444
445
446
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
447
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
448
                                       hwdef->intctl_base + 0x10000ULL,
pbrook authored
449
                                       &hwdef->intbit_to_level[0],
450
                                       &slavio_irq, &slavio_cpu_irq,
451
                                       cpu_irqs,
452
                                       hwdef->clock_irq);
453
454
    if (hwdef->idreg_base) {
455
        static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
blueswir1 authored
456
blueswir1 authored
457
        idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
458
        cpu_register_physical_memory(hwdef->idreg_base, sizeof(idreg_data),
blueswir1 authored
459
                                     idreg_offset | IO_MEM_ROM);
460
461
        cpu_physical_memory_write_rom(hwdef->idreg_base, idreg_data,
                                      sizeof(idreg_data));
blueswir1 authored
462
463
    }
464
465
466
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
                       slavio_irq[hwdef->me_irq]);
467
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
468
469
                              iommu, &espdma_irq, &esp_reset);
470
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
471
472
                             slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
                             &le_reset);
473
blueswir1 authored
474
475
476
477
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
478
479
    tcx_init(hwdef->tcx_base, hwdef->vram_size, graphic_width, graphic_height,
             graphic_depth);
480
481
    lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
482
pbrook authored
483
484
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 8);
485
486

    slavio_timer_init_all(hwdef->counter_base, slavio_irq[hwdef->clock1_irq],
487
                          slavio_cpu_irq, smp_cpus);
488
489
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
490
                              nographic, ESCC_CLOCK, 1);
491
492
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
493
494
    escc_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq], slavio_irq[hwdef->ser_irq],
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
495
496
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
497
498
    slavio_misc = slavio_misc_init(hwdef->slavio_base, hwdef->apc_base,
                                   hwdef->aux1_base, hwdef->aux2_base,
499
                                   slavio_irq[hwdef->me_irq], cpu_halt[0],
500
501
                                   &fdc_tc);
502
    if (hwdef->fd_base) {
503
        /* there is zero or one floppy drive */
504
        memset(fd, 0, sizeof(fd));
blueswir1 authored
505
506
507
        drive_index = drive_get_index(IF_FLOPPY, 0, 0);
        if (drive_index != -1)
            fd[0] = drives_table[drive_index].bdrv;
508
509
510
        sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd,
                          fdc_tc);
511
512
513
514
515
516
517
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }
518
    main_esp = esp_init(hwdef->esp_base, 2,
519
520
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);
521
522
    for (i = 0; i < ESP_MAX_DEVS; i++) {
blueswir1 authored
523
524
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
525
            continue;
blueswir1 authored
526
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
527
528
    }
529
    if (hwdef->cs_base)
530
        cs_init(hwdef->cs_base, hwdef->cs_irq, slavio_intctl);
531
532
533
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
534
535

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
536
               boot_device, RAM_size, kernel_size, graphic_width,
537
538
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
539
540
    if (hwdef->ecc_base)
541
542
        ecc_init(hwdef->ecc_base, slavio_irq[hwdef->ecc_irq],
                 hwdef->ecc_version);
543
544
545

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
546
547
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
548
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
549
550
551
552
553
554
555
556
557
558
559
560
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
561
562
}
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};
578
static const struct sun4m_hwdef sun4m_hwdefs[] = {
579
580
581
582
583
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
blueswir1 authored
584
        .slavio_base  = 0x70000000,
585
586
587
588
589
590
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
blueswir1 authored
591
        .idreg_base   = 0x78000000,
592
593
594
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
595
        .apc_base     = 0x6a000000,
596
597
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
598
599
600
601
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
602
        .clock_irq = 7,
603
604
605
606
607
608
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
        .cs_irq = 5,
609
610
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
611
        .iommu_version = 0x05000000,
612
        .intbit_to_level = {
blueswir1 authored
613
614
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
615
        },
616
617
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
618
619
620
    },
    /* SS-10 */
    {
621
622
623
624
625
626
627
628
629
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
blueswir1 authored
630
        .idreg_base   = 0xef0000000ULL,
631
632
633
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
634
        .apc_base     = 0xefa000000ULL, // XXX should not exist
635
636
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
637
638
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
639
640
641
642
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
643
        .clock_irq = 7,
644
645
646
647
648
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
649
        .ecc_irq = 28,
650
651
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
652
        .iommu_version = 0x03000000,
653
        .intbit_to_level = {
blueswir1 authored
654
655
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
656
        },
657
        .max_mem = 0xf00000000ULL,
658
        .default_cpu_model = "TI SuperSparc II",
659
    },
660
661
662
663
664
665
666
667
668
669
670
671
672
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
673
        .apc_base     = 0xefa000000ULL, // XXX should not exist
674
675
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
676
677
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
678
679
680
681
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
682
        .clock_irq = 7,
683
684
685
686
687
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
688
        .ecc_irq = 28,
689
690
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
691
        .iommu_version = 0x01000000,
692
693
694
695
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
696
        .max_mem = 0xf00000000ULL,
697
        .default_cpu_model = "TI SuperSparc II",
698
    },
699
700
701
702
703
704
705
706
707
708
709
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
blueswir1 authored
710
        .idreg_base   = 0xef0000000ULL,
711
712
713
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
714
        .apc_base     = 0xefa000000ULL, // XXX should not exist
715
716
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
717
718
719
720
721
722
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
723
        .clock_irq = 7,
724
725
726
727
728
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
729
        .ecc_irq = 28,
730
731
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
732
733
734
735
736
        .iommu_version = 0x13000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
737
        .max_mem = 0xf00000000ULL,
738
739
        .default_cpu_model = "TI SuperSparc II",
    },
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
768
769
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
805
806
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
        .iommu_version = 0x04000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
        .cs_irq = 5,
845
846
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
883
884
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
921
922
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
923
924
925
926
927
928
929
930
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
931
932
933
};

/* SPARCstation 5 hardware initialisation */
934
static void ss5_init(ram_addr_t RAM_size, int vga_ram_size,
935
                     const char *boot_device,
936
937
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
938
{
939
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, kernel_filename,
940
                  kernel_cmdline, initrd_filename, cpu_model);
941
}
bellard authored
942
943
/* SPARCstation 10 hardware initialisation */
944
static void ss10_init(ram_addr_t RAM_size, int vga_ram_size,
945
                      const char *boot_device,
946
947
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
948
{
949
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, kernel_filename,
950
                  kernel_cmdline, initrd_filename, cpu_model);
951
952
}
953
/* SPARCserver 600MP hardware initialisation */
954
static void ss600mp_init(ram_addr_t RAM_size, int vga_ram_size,
955
                         const char *boot_device,
blueswir1 authored
956
957
                         const char *kernel_filename,
                         const char *kernel_cmdline,
958
959
                         const char *initrd_filename, const char *cpu_model)
{
960
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, kernel_filename,
961
                  kernel_cmdline, initrd_filename, cpu_model);
962
963
}
964
/* SPARCstation 20 hardware initialisation */
965
static void ss20_init(ram_addr_t RAM_size, int vga_ram_size,
966
                      const char *boot_device,
967
968
969
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
970
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, kernel_filename,
971
972
973
                  kernel_cmdline, initrd_filename, cpu_model);
}
974
/* SPARCstation Voyager hardware initialisation */
975
static void vger_init(ram_addr_t RAM_size, int vga_ram_size,
976
                      const char *boot_device,
977
978
979
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
980
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, kernel_filename,
981
982
983
984
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
985
static void ss_lx_init(ram_addr_t RAM_size, int vga_ram_size,
986
                       const char *boot_device,
987
988
989
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
990
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, kernel_filename,
991
992
993
994
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
995
static void ss4_init(ram_addr_t RAM_size, int vga_ram_size,
996
                     const char *boot_device,
997
998
999
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1000
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, kernel_filename,
1001
1002
1003
1004
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
1005
static void scls_init(ram_addr_t RAM_size, int vga_ram_size,
1006
                      const char *boot_device,
1007
1008
1009
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1010
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, kernel_filename,
1011
1012
1013
1014
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
1015
static void sbook_init(ram_addr_t RAM_size, int vga_ram_size,
1016
                       const char *boot_device,
1017
1018
1019
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1020
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, kernel_filename,
1021
1022
1023
                  kernel_cmdline, initrd_filename, cpu_model);
}
1024
QEMUMachine ss5_machine = {
blueswir1 authored
1025
1026
1027
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
1028
    .use_scsi = 1,
bellard authored
1029
};
1030
1031

QEMUMachine ss10_machine = {
blueswir1 authored
1032
1033
1034
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
1035
    .use_scsi = 1,
blueswir1 authored
1036
    .max_cpus = 4,
1037
};
1038
1039

QEMUMachine ss600mp_machine = {
blueswir1 authored
1040
1041
1042
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
1043
    .use_scsi = 1,
blueswir1 authored
1044
    .max_cpus = 4,
1045
};
1046
1047

QEMUMachine ss20_machine = {
blueswir1 authored
1048
1049
1050
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
1051
    .use_scsi = 1,
blueswir1 authored
1052
    .max_cpus = 4,
1053
1054
};
1055
QEMUMachine voyager_machine = {
blueswir1 authored
1056
1057
1058
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
1059
    .use_scsi = 1,
1060
1061
1062
};

QEMUMachine ss_lx_machine = {
blueswir1 authored
1063
1064
1065
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
1066
    .use_scsi = 1,
1067
1068
1069
};

QEMUMachine ss4_machine = {
blueswir1 authored
1070
1071
1072
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
1073
    .use_scsi = 1,
1074
1075
1076
};

QEMUMachine scls_machine = {
blueswir1 authored
1077
1078
1079
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
1080
    .use_scsi = 1,
1081
1082
1083
};

QEMUMachine sbook_machine = {
blueswir1 authored
1084
1085
1086
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
1087
    .use_scsi = 1,
1088
1089
};
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
blueswir1 authored
1111
        .vram_size    = 0x00100000,
1112
1113
1114
1115
1116
1117
1118
        .nvram_size   = 0x2000,
        .esp_irq = 3,
        .le_irq = 4,
        .clock_irq = 14,
        .clock1_irq = 10,
        .ms_kb_irq = 12,
        .ser_irq = 12,
1119
1120
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1121
        .iounit_version = 0x03000000,
1122
        .max_mem = 0xf00000000ULL,
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
blueswir1 authored
1145
        .vram_size    = 0x00100000,
1146
1147
1148
1149
1150
1151
1152
        .nvram_size   = 0x2000,
        .esp_irq = 3,
        .le_irq = 4,
        .clock_irq = 14,
        .clock1_irq = 10,
        .ms_kb_irq = 12,
        .ser_irq = 12,
1153
1154
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1155
        .iounit_version = 0x03000000,
1156
        .max_mem = 0xf00000000ULL,
1157
1158
1159
1160
        .default_cpu_model = "TI SuperSparc II",
    },
};
1161
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1162
                          const char *boot_device,
1163
                          const char *kernel_filename,
1164
1165
1166
1167
1168
1169
1170
1171
1172
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env, *envs[MAX_CPUS];
    unsigned int i;
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *main_esp, *nvram, *sbi;
    qemu_irq *cpu_irqs[MAX_CPUS], *sbi_irq, *sbi_cpu_irq,
        *espdma_irq, *ledma_irq;
    qemu_irq *esp_reset, *le_reset;
1173
    ram_addr_t ram_offset, prom_offset;
blueswir1 authored
1174
    unsigned long kernel_size;
1175
1176
    int ret;
    char buf[1024];
blueswir1 authored
1177
    int drive_index;
1178
    void *fw_cfg;
1179
1180
1181
1182
1183
1184
1185
1186

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

    for (i = 0; i < smp_cpus; i++) {
        env = cpu_init(cpu_model);
        if (!env) {
1187
            fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
            exit(1);
        }
        cpu_sparc_set_id(env, i);
        envs[i] = env;
        if (i == 0) {
            qemu_register_reset(main_cpu_reset, env);
        } else {
            qemu_register_reset(secondary_cpu_reset, env);
            env->halted = 1;
        }
        cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
        env->prom_addr = hwdef->slavio_base;
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* allocate RAM */
    if ((uint64_t)RAM_size > hwdef->max_mem) {
blueswir1 authored
1207
1208
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
1209
                (unsigned int)(RAM_size / (1024 * 1024)),
1210
1211
1212
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
1213
1214
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
1215
1216

    /* load boot prom */
blueswir1 authored
1217
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
blueswir1 authored
1228
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
    sbi = sbi_init(hwdef->sbi_base, &sbi_irq, &sbi_cpu_irq, cpu_irqs);

    for (i = 0; i < MAX_IOUNITS; i++)
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1240
1241
1242
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
                                    sbi_irq[hwdef->me_irq]);
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253

    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[hwdef->esp_irq],
                              iounits[0], &espdma_irq, &esp_reset);

    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[hwdef->le_irq],
                             iounits[0], &ledma_irq, &le_reset);

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1254
1255
    tcx_init(hwdef->tcx_base, hwdef->vram_size, graphic_width, graphic_height,
             graphic_depth);
1256
1257
    lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
1258
1259
1260
1261
1262
1263
1264
1265

    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 8);

    slavio_timer_init_all(hwdef->counter_base, sbi_irq[hwdef->clock1_irq],
                          sbi_cpu_irq, smp_cpus);

    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[hwdef->ms_kb_irq],
1266
                              nographic, ESCC_CLOCK, 1);
1267
1268
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1269
1270
    escc_init(hwdef->serial_base, sbi_irq[hwdef->ser_irq], sbi_irq[hwdef->ser_irq],
              serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
1271
1272
1273
1274
1275
1276

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }
1277
    main_esp = esp_init(hwdef->esp_base, 2,
1278
1279
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);
1280
1281

    for (i = 0; i < ESP_MAX_DEVS; i++) {
blueswir1 authored
1282
1283
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
1284
            continue;
blueswir1 authored
1285
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
1286
1287
    }
1288
1289
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1290
1291
1292

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1293
1294
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1295
1296
1297

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1298
1299
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1313
1314
1315
}

/* SPARCserver 1000 hardware initialisation */
1316
static void ss1000_init(ram_addr_t RAM_size, int vga_ram_size,
1317
                        const char *boot_device,
1318
1319
1320
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1321
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, kernel_filename,
1322
1323
1324
1325
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
1326
static void ss2000_init(ram_addr_t RAM_size, int vga_ram_size,
1327
                        const char *boot_device,
1328
1329
1330
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
1331
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, kernel_filename,
1332
1333
1334
1335
                  kernel_cmdline, initrd_filename, cpu_model);
}

QEMUMachine ss1000_machine = {
blueswir1 authored
1336
1337
1338
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
1339
    .use_scsi = 1,
blueswir1 authored
1340
    .max_cpus = 8,
1341
1342
1343
};

QEMUMachine ss2000_machine = {
blueswir1 authored
1344
1345
1346
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
1347
    .use_scsi = 1,
blueswir1 authored
1348
    .max_cpus = 20,
1349
};
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x800,
        .esp_irq = 2,
        .le_irq = 3,
        .clock_irq = 5,
        .clock1_irq = 7,
        .ms_kb_irq = 1,
        .ser_irq = 1,
        .fd_irq = 1,
        .me_irq = 1,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
                          const char *boot_device,
1386
                          const char *kernel_filename,
1387
1388
1389
1390
1391
1392
1393
1394
1395
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env;
    unsigned int i;
    void *iommu, *espdma, *ledma, *main_esp, *nvram;
    qemu_irq *cpu_irqs, *slavio_irq, *espdma_irq, *ledma_irq;
    qemu_irq *esp_reset, *le_reset;
    qemu_irq *fdc_tc;
1396
    ram_addr_t ram_offset, prom_offset;
blueswir1 authored
1397
    unsigned long kernel_size;
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
    int ret;
    char buf[1024];
    BlockDriverState *fd[MAX_FD];
    int drive_index;
    void *fw_cfg;

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, 0);

    qemu_register_reset(main_cpu_reset, env);
    cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = hwdef->slavio_base;

    /* allocate RAM */
    if ((uint64_t)RAM_size > hwdef->max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
1428
1429
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
1430
1431

    /* load boot prom */
blueswir1 authored
1432
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466
1467
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
    slavio_intctl = sun4c_intctl_init(hwdef->intctl_base,
                                      &slavio_irq, cpu_irqs);

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
                       slavio_irq[hwdef->me_irq]);

    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
                              iommu, &espdma_irq, &esp_reset);

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
                             slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
                             &le_reset);

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
1468
1469
    tcx_init(hwdef->tcx_base, hwdef->vram_size, graphic_width, graphic_height,
             graphic_depth);
1470
1471
    lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
1472
1473
1474
1475
1476

    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 2);

    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
1477
                              nographic, ESCC_CLOCK, 1);
1478
1479
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
1480
1481
1482
    escc_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq],
              slavio_irq[hwdef->ser_irq], serial_hds[0], serial_hds[1],
              ESCC_CLOCK, 1);
1483
1484
    slavio_misc = slavio_misc_init(0, 0, hwdef->aux1_base, 0,
1485
                                   slavio_irq[hwdef->me_irq], NULL, &fdc_tc);
1486
1487
1488

    if (hwdef->fd_base != (target_phys_addr_t)-1) {
        /* there is zero or one floppy drive */
1489
        memset(fd, 0, sizeof(fd));
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
        drive_index = drive_get_index(IF_FLOPPY, 0, 0);
        if (drive_index != -1)
            fd[0] = drives_table[drive_index].bdrv;

        sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd,
                          fdc_tc);
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

    main_esp = esp_init(hwdef->esp_base, 2,
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);

    for (i = 0; i < ESP_MAX_DEVS; i++) {
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
            continue;
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
    }

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
    if (kernel_cmdline) {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, kernel_cmdline);
    } else {
        fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
    }
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
    fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
    fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_device[0]);
    qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
1539
1540
1541
1542
}

/* SPARCstation 2 hardware initialisation */
static void ss2_init(ram_addr_t RAM_size, int vga_ram_size,
1543
                     const char *boot_device,
1544
1545
1546
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1547
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, kernel_filename,
1548
1549
1550
1551
1552
1553
1554
1555
1556
                  kernel_cmdline, initrd_filename, cpu_model);
}

QEMUMachine ss2_machine = {
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .use_scsi = 1,
};