Blame view

hw/sun4m.c 54.6 KB
1
/*
2
 * QEMU Sun4m & Sun4d & Sun4c System Emulator
3
 *
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
pbrook authored
24
25
26
27
28
29
30
31
32
#include "hw.h"
#include "qemu-timer.h"
#include "sun4m.h"
#include "nvram.h"
#include "sparc32_dma.h"
#include "fdc.h"
#include "sysemu.h"
#include "net.h"
#include "boards.h"
33
#include "firmware_abi.h"
34
#include "scsi.h"
blueswir1 authored
35
36
#include "pc.h"
#include "isa.h"
37
#include "fw_cfg.h"
38
39
//#define DEBUG_IRQ
40
41
42
43
44
/*
 * Sun4m architecture was used in the following machines:
 *
 * SPARCserver 6xxMP/xx
blueswir1 authored
45
46
 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
 * SPARCclassic X (4/10)
47
48
49
50
51
52
53
 * SPARCstation LX/ZX (4/30)
 * SPARCstation Voyager
 * SPARCstation 10/xx, SPARCserver 10/xx
 * SPARCstation 5, SPARCserver 5
 * SPARCstation 20/xx, SPARCserver 20
 * SPARCstation 4
 *
54
55
56
57
58
 * Sun4d architecture was used in the following machines:
 *
 * SPARCcenter 2000
 * SPARCserver 1000
 *
59
60
61
62
63
64
65
 * Sun4c architecture was used in the following machines:
 * SPARCstation 1/1+, SPARCserver 1/1+
 * SPARCstation SLC
 * SPARCstation IPC
 * SPARCstation ELC
 * SPARCstation IPX
 *
66
67
68
 * See for example: http://www.sunhelp.org/faq/sunref1.html
 */
69
70
71
72
73
74
75
#ifdef DEBUG_IRQ
#define DPRINTF(fmt, args...)                           \
    do { printf("CPUIRQ: " fmt , ##args); } while (0)
#else
#define DPRINTF(fmt, args...)
#endif
76
#define KERNEL_LOAD_ADDR     0x00004000
bellard authored
77
#define CMDLINE_ADDR         0x007ff000
bellard authored
78
#define INITRD_LOAD_ADDR     0x00800000
79
#define PROM_SIZE_MAX        (1024 * 1024)
blueswir1 authored
80
#define PROM_VADDR           0xffd00000
blueswir1 authored
81
#define PROM_FILENAME        "openbios-sparc32"
82
#define CFG_ADDR             0xd00000510ULL
83
#define FW_CFG_SUN4M_DEPTH   (FW_CFG_ARCH_LOCAL + 0x00)
84
85
86
87
// Control plane, 8-bit and 24-bit planes
#define TCX_SIZE             (9 * 1024 * 1024)
88
#define MAX_CPUS 16
89
#define MAX_PILS 16
90
91
struct sun4m_hwdef {
92
93
94
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
blueswir1 authored
95
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
96
    target_phys_addr_t tcx_base, cs_base, apc_base, aux1_base, aux2_base;
97
98
    target_phys_addr_t ecc_base;
    uint32_t ecc_version;
99
    long vram_size, nvram_size;
blueswir1 authored
100
    // IRQ numbers are not PIL ones, but master interrupt controller
101
    // register bit numbers
102
    int esp_irq, le_irq, clock_irq, clock1_irq;
103
    int ser_irq, ms_kb_irq, fd_irq, me_irq, cs_irq, ecc_irq;
104
105
    uint8_t nvram_machine_id;
    uint16_t machine_id;
106
    uint32_t iommu_version;
107
    uint32_t intbit_to_level[32];
108
109
    uint64_t max_mem;
    const char * const default_cpu_model;
110
111
};
112
113
114
115
116
117
118
119
120
121
122
123
124
125
#define MAX_IOUNITS 5

struct sun4d_hwdef {
    target_phys_addr_t iounit_bases[MAX_IOUNITS], slavio_base;
    target_phys_addr_t counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base;
    target_phys_addr_t espdma_base, esp_base;
    target_phys_addr_t ledma_base, le_base;
    target_phys_addr_t tcx_base;
    target_phys_addr_t sbi_base;
    unsigned long vram_size, nvram_size;
    // IRQ numbers are not PIL ones, but SBI register bit numbers
    int esp_irq, le_irq, clock_irq, clock1_irq;
    int ser_irq, ms_kb_irq, me_irq;
126
127
    uint8_t nvram_machine_id;
    uint16_t machine_id;
128
129
130
131
132
    uint32_t iounit_version;
    uint64_t max_mem;
    const char * const default_cpu_model;
};
133
134
135
136
137
struct sun4c_hwdef {
    target_phys_addr_t iommu_base, slavio_base;
    target_phys_addr_t intctl_base, counter_base, nvram_base, ms_kb_base;
    target_phys_addr_t serial_base, fd_base;
    target_phys_addr_t idreg_base, dma_base, esp_base, le_base;
138
    target_phys_addr_t tcx_base, aux1_base;
139
140
141
    long vram_size, nvram_size;
    // IRQ numbers are not PIL ones, but master interrupt controller
    // register bit numbers
142
143
    int esp_irq, le_irq, clock_irq, clock1_irq;
    int ser_irq, ms_kb_irq, fd_irq, me_irq;
144
145
146
147
148
149
150
151
    uint8_t nvram_machine_id;
    uint16_t machine_id;
    uint32_t iommu_version;
    uint32_t intbit_to_level[32];
    uint64_t max_mem;
    const char * const default_cpu_model;
};
bellard authored
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}
174
175
176
177
178
179
180
181
182
183
static int nvram_boot_set(void *opaque, const char *boot_device)
{
    unsigned int i;
    uint8_t image[sizeof(ohwcfg_v3_t)];
    ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ
    m48t59_t *nvram = (m48t59_t *)opaque;

    for (i = 0; i < sizeof(image); i++)
        image[i] = m48t59_read(nvram, i) & 0xff;
184
185
    pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
            boot_device);
186
187
188
189
190
191
192
193
194
    header->nboot_devices = strlen(boot_device) & 0xff;
    header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);

    return 0;
}
195
static void nvram_init(m48t59_t *nvram, uint8_t *macaddr, const char *cmdline,
196
                       const char *boot_devices, ram_addr_t RAM_size,
blueswir1 authored
197
198
                       uint32_t kernel_size,
                       int width, int height, int depth,
199
                       int nvram_machine_id, const char *arch)
bellard authored
200
{
201
    unsigned int i;
202
    uint32_t start, end;
203
204
205
206
207
208
    uint8_t image[0x1ff0];
    ohwcfg_v3_t *header = (ohwcfg_v3_t *)&image;
    struct sparc_arch_cfg *sparc_header;
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));
bellard authored
209
bellard authored
210
    // Try to match PPC NVRAM
211
212
    pstrcpy((char *)header->struct_ident, sizeof(header->struct_ident),
            "QEMU_BIOS");
213
214
215
216
217
    header->struct_version = cpu_to_be32(3); /* structure v3 */

    header->nvram_size = cpu_to_be16(0x2000);
    header->nvram_arch_ptr = cpu_to_be16(sizeof(ohwcfg_v3_t));
    header->nvram_arch_size = cpu_to_be16(sizeof(struct sparc_arch_cfg));
218
    pstrcpy((char *)header->arch, sizeof(header->arch), arch);
219
220
221
    header->nb_cpus = smp_cpus & 0xff;
    header->RAM0_base = 0;
    header->RAM0_size = cpu_to_be64((uint64_t)RAM_size);
222
223
    pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
            boot_devices);
224
225
226
    header->nboot_devices = strlen(boot_devices) & 0xff;
    header->kernel_image = cpu_to_be64((uint64_t)KERNEL_LOAD_ADDR);
    header->kernel_size = cpu_to_be64((uint64_t)kernel_size);
bellard authored
227
    if (cmdline) {
228
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, cmdline);
229
230
        header->cmdline = cpu_to_be64((uint64_t)CMDLINE_ADDR);
        header->cmdline_size = cpu_to_be64((uint64_t)strlen(cmdline));
bellard authored
231
    }
232
233
234
235
236
237
238
239
240
241
242
243
244
245
    // XXX add initrd_image, initrd_size
    header->width = cpu_to_be16(width);
    header->height = cpu_to_be16(height);
    header->depth = cpu_to_be16(depth);
    if (nographic)
        header->graphic_flags = cpu_to_be16(OHW_GF_NOGRAPHICS);

    header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));

    // Architecture specific header
    start = sizeof(ohwcfg_v3_t);
    sparc_header = (struct sparc_arch_cfg *)&image[start];
    sparc_header->valid = 0;
    start += sizeof(struct sparc_arch_cfg);
bellard authored
246
247
248
    // OpenBIOS nvram variables
    // Variable partition
249
250
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
251
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
252
253
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
254
    for (i = 0; i < nb_prom_envs; i++)
255
256
257
258
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
259
260

    end = start + ((end - start + 15) & ~15);
261
    OpenBIOS_finish_partition(part_header, end - start);
262
263
264

    // free partition
    start = end;
265
266
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
267
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
268
269

    end = 0x1fd0;
270
271
    OpenBIOS_finish_partition(part_header, end - start);
272
273
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
                    nvram_machine_id);
274
275
276

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
277
278

    qemu_register_boot_set(nvram_boot_set, nvram);
bellard authored
279
280
281
282
}

static void *slavio_intctl;
blueswir1 authored
283
void pic_info(void)
bellard authored
284
{
285
286
    if (slavio_intctl)
        slavio_pic_info(slavio_intctl);
bellard authored
287
288
}
blueswir1 authored
289
void irq_info(void)
bellard authored
290
{
291
292
    if (slavio_intctl)
        slavio_irq_info(slavio_intctl);
bellard authored
293
294
}
295
296
297
298
299
300
301
302
303
304
305
void cpu_check_irqs(CPUState *env)
{
    if (env->pil_in && (env->interrupt_index == 0 ||
                        (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (env->pil_in & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
306
307
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
308
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
309
                }
310
311
312
313
                break;
            }
        }
    } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
314
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
315
316
317
318
319
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}
320
321
322
323
324
325
326
static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
327
328
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
329
330
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
331
332
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
333
334
335
336
337
338
339
    }
}

static void dummy_cpu_set_irq(void *opaque, int irq, int level)
{
}
bellard authored
340
341
342
343
344
345
346
static void *slavio_misc;

void qemu_system_powerdown(void)
{
    slavio_set_power_fail(slavio_misc, 1);
}
bellard authored
347
348
349
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
350
351
352
353
354
355
356
357
358

    cpu_reset(env);
    env->halted = 0;
}

static void secondary_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
bellard authored
359
    cpu_reset(env);
360
    env->halted = 1;
bellard authored
361
362
}
363
364
365
366
367
368
static void cpu_halt_signal(void *opaque, int irq, int level)
{
    if (level && cpu_single_env)
        cpu_interrupt(cpu_single_env, CPU_INTERRUPT_HALT);
}
369
static unsigned long sun4m_load_kernel(const char *kernel_filename,
370
371
                                       const char *initrd_filename,
                                       ram_addr_t RAM_size)
372
373
374
375
376
377
378
379
380
381
382
383
{
    int linux_boot;
    unsigned int i;
    long initrd_size, kernel_size;

    linux_boot = (kernel_filename != NULL);

    kernel_size = 0;
    if (linux_boot) {
        kernel_size = load_elf(kernel_filename, -0xf0000000ULL, NULL, NULL,
                               NULL);
        if (kernel_size < 0)
384
385
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
                                    RAM_size - KERNEL_LOAD_ADDR);
386
        if (kernel_size < 0)
387
388
389
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              RAM_size - KERNEL_LOAD_ADDR);
390
391
392
393
394
395
396
397
398
        if (kernel_size < 0) {
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
                    kernel_filename);
            exit(1);
        }

        /* load initrd */
        initrd_size = 0;
        if (initrd_filename) {
399
400
401
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              RAM_size - INITRD_LOAD_ADDR);
402
403
404
405
406
407
408
409
            if (initrd_size < 0) {
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
410
411
412
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size);
413
414
415
416
417
418
419
420
                    break;
                }
            }
        }
    }
    return kernel_size;
}
421
static void sun4m_hw_init(const struct sun4m_hwdef *hwdef, ram_addr_t RAM_size,
422
423
424
425
                          const char *boot_device,
                          DisplayState *ds, const char *kernel_filename,
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
426
427
{
428
    CPUState *env, *envs[MAX_CPUS];
bellard authored
429
    unsigned int i;
430
    void *iommu, *espdma, *ledma, *main_esp, *nvram;
431
    qemu_irq *cpu_irqs[MAX_CPUS], *slavio_irq, *slavio_cpu_irq,
432
        *espdma_irq, *ledma_irq;
433
    qemu_irq *esp_reset, *le_reset;
434
    qemu_irq *fdc_tc;
435
    qemu_irq *cpu_halt;
blueswir1 authored
436
437
    ram_addr_t ram_offset, prom_offset, tcx_offset, idreg_offset;
    unsigned long kernel_size;
438
439
    int ret;
    char buf[1024];
440
    BlockDriverState *fd[MAX_FD];
blueswir1 authored
441
    int drive_index;
442
    void *fw_cfg;
443
444
    /* init CPUs */
445
446
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
447
448
    for(i = 0; i < smp_cpus; i++) {
449
450
        env = cpu_init(cpu_model);
        if (!env) {
451
            fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
452
453
454
            exit(1);
        }
        cpu_sparc_set_id(env, i);
455
        envs[i] = env;
456
457
458
459
        if (i == 0) {
            qemu_register_reset(main_cpu_reset, env);
        } else {
            qemu_register_reset(secondary_cpu_reset, env);
460
            env->halted = 1;
461
        }
462
        cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
463
        env->prom_addr = hwdef->slavio_base;
464
    }
465
466
467
468

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
469
470
    /* allocate RAM */
471
    if ((uint64_t)RAM_size > hwdef->max_mem) {
blueswir1 authored
472
473
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
474
                (unsigned int)(RAM_size / (1024 * 1024)),
475
476
477
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
478
479
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
480
481
    /* load boot prom */
blueswir1 authored
482
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
483
484
485
486
487
488
489
490
491
492
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
blueswir1 authored
493
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
494
495
496
497
498
499
500
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
501
    slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
502
                                       hwdef->intctl_base + 0x10000ULL,
pbrook authored
503
                                       &hwdef->intbit_to_level[0],
504
                                       &slavio_irq, &slavio_cpu_irq,
505
                                       cpu_irqs,
506
                                       hwdef->clock_irq);
507
508
    if (hwdef->idreg_base) {
509
        static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
blueswir1 authored
510
blueswir1 authored
511
        idreg_offset = qemu_ram_alloc(sizeof(idreg_data));
512
        cpu_register_physical_memory(hwdef->idreg_base, sizeof(idreg_data),
blueswir1 authored
513
                                     idreg_offset | IO_MEM_ROM);
514
515
        cpu_physical_memory_write_rom(hwdef->idreg_base, idreg_data,
                                      sizeof(idreg_data));
blueswir1 authored
516
517
    }
518
519
520
    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
                       slavio_irq[hwdef->me_irq]);
521
    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
522
523
                              iommu, &espdma_irq, &esp_reset);
524
    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
525
526
                             slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
                             &le_reset);
527
blueswir1 authored
528
529
530
531
    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
blueswir1 authored
532
533
    tcx_offset = qemu_ram_alloc(hwdef->vram_size);
    tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset,
blueswir1 authored
534
             hwdef->vram_size, graphic_width, graphic_height, graphic_depth);
535
536
537

    if (nd_table[0].model == NULL
        || strcmp(nd_table[0].model, "lance") == 0) {
538
        lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
539
540
541
    } else if (strcmp(nd_table[0].model, "?") == 0) {
        fprintf(stderr, "qemu: Supported NICs: lance\n");
        exit (1);
542
543
544
    } else {
        fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
        exit (1);
545
    }
546
pbrook authored
547
548
    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 8);
549
550

    slavio_timer_init_all(hwdef->counter_base, slavio_irq[hwdef->clock1_irq],
551
                          slavio_cpu_irq, smp_cpus);
552
553
554
    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
                              nographic);
555
556
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
pbrook authored
557
558
    slavio_serial_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq],
                       serial_hds[1], serial_hds[0]);
559
560
    cpu_halt = qemu_allocate_irqs(cpu_halt_signal, NULL, 1);
561
562
    slavio_misc = slavio_misc_init(hwdef->slavio_base, hwdef->apc_base,
                                   hwdef->aux1_base, hwdef->aux2_base,
563
                                   slavio_irq[hwdef->me_irq], cpu_halt[0],
564
565
                                   &fdc_tc);
566
    if (hwdef->fd_base) {
567
        /* there is zero or one floppy drive */
568
        memset(fd, 0, sizeof(fd));
blueswir1 authored
569
570
571
        drive_index = drive_get_index(IF_FLOPPY, 0, 0);
        if (drive_index != -1)
            fd[0] = drives_table[drive_index].bdrv;
572
573
574
        sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd,
                          fdc_tc);
575
576
577
578
579
580
581
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }
582
    main_esp = esp_init(hwdef->esp_base, 2,
583
584
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);
585
586
    for (i = 0; i < ESP_MAX_DEVS; i++) {
blueswir1 authored
587
588
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
589
            continue;
blueswir1 authored
590
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
591
592
    }
593
    if (hwdef->cs_base)
594
        cs_init(hwdef->cs_base, hwdef->cs_irq, slavio_intctl);
595
596
597
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
598
599

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
600
               boot_device, RAM_size, kernel_size, graphic_width,
601
602
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4m");
603
604
    if (hwdef->ecc_base)
605
606
        ecc_init(hwdef->ecc_base, slavio_irq[hwdef->ecc_irq],
                 hwdef->ecc_version);
607
608
609

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
610
611
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
612
    fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
613
614
}
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
enum {
    ss2_id = 0,
    ss5_id = 32,
    vger_id,
    lx_id,
    ss4_id,
    scls_id,
    sbook_id,
    ss10_id = 64,
    ss20_id,
    ss600mp_id,
    ss1000_id = 96,
    ss2000_id,
};
630
static const struct sun4m_hwdef sun4m_hwdefs[] = {
631
632
633
634
635
    /* SS-5 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
blueswir1 authored
636
        .slavio_base  = 0x70000000,
637
638
639
640
641
642
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
blueswir1 authored
643
        .idreg_base   = 0x78000000,
644
645
646
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
647
        .apc_base     = 0x6a000000,
648
649
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
650
651
652
653
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
654
        .clock_irq = 7,
655
656
657
658
659
660
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
        .cs_irq = 5,
661
662
        .nvram_machine_id = 0x80,
        .machine_id = ss5_id,
663
        .iommu_version = 0x05000000,
664
        .intbit_to_level = {
blueswir1 authored
665
666
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
667
        },
668
669
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
670
671
672
    },
    /* SS-10 */
    {
673
674
675
676
677
678
679
680
681
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
blueswir1 authored
682
        .idreg_base   = 0xef0000000ULL,
683
684
685
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
686
        .apc_base     = 0xefa000000ULL, // XXX should not exist
687
688
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
689
690
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x10000000, // version 0, implementation 1
691
692
693
694
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
695
        .clock_irq = 7,
696
697
698
699
700
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
701
        .ecc_irq = 28,
702
703
        .nvram_machine_id = 0x72,
        .machine_id = ss10_id,
704
        .iommu_version = 0x03000000,
705
        .intbit_to_level = {
blueswir1 authored
706
707
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
708
        },
709
        .max_mem = 0xf00000000ULL,
710
        .default_cpu_model = "TI SuperSparc II",
711
    },
712
713
714
715
716
717
718
719
720
721
722
723
724
    /* SS-600MP */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
        .dma_base     = 0xef0081000ULL,
        .esp_base     = 0xef0080000ULL,
        .le_base      = 0xef0060000ULL,
725
        .apc_base     = 0xefa000000ULL, // XXX should not exist
726
727
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL, // XXX should not exist
728
729
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x00000000, // version 0, implementation 0
730
731
732
733
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
734
        .clock_irq = 7,
735
736
737
738
739
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
740
        .ecc_irq = 28,
741
742
        .nvram_machine_id = 0x71,
        .machine_id = ss600mp_id,
743
        .iommu_version = 0x01000000,
744
745
746
747
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
748
        .max_mem = 0xf00000000ULL,
749
        .default_cpu_model = "TI SuperSparc II",
750
    },
751
752
753
754
755
756
757
758
759
760
761
    /* SS-20 */
    {
        .iommu_base   = 0xfe0000000ULL,
        .tcx_base     = 0xe20000000ULL,
        .slavio_base  = 0xff0000000ULL,
        .ms_kb_base   = 0xff1000000ULL,
        .serial_base  = 0xff1100000ULL,
        .nvram_base   = 0xff1200000ULL,
        .fd_base      = 0xff1700000ULL,
        .counter_base = 0xff1300000ULL,
        .intctl_base  = 0xff1400000ULL,
blueswir1 authored
762
        .idreg_base   = 0xef0000000ULL,
763
764
765
        .dma_base     = 0xef0400000ULL,
        .esp_base     = 0xef0800000ULL,
        .le_base      = 0xef0c00000ULL,
766
        .apc_base     = 0xefa000000ULL, // XXX should not exist
767
768
        .aux1_base    = 0xff1800000ULL,
        .aux2_base    = 0xff1a01000ULL,
769
770
771
772
773
774
        .ecc_base     = 0xf00000000ULL,
        .ecc_version  = 0x20000000, // version 0, implementation 2
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
775
        .clock_irq = 7,
776
777
778
779
780
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
781
        .ecc_irq = 28,
782
783
        .nvram_machine_id = 0x72,
        .machine_id = ss20_id,
784
785
786
787
788
        .iommu_version = 0x13000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
789
        .max_mem = 0xf00000000ULL,
790
791
        .default_cpu_model = "TI SuperSparc II",
    },
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
    /* Voyager */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x71300000, // pmc
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
820
821
        .nvram_machine_id = 0x80,
        .machine_id = vger_id,
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* LX */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
857
858
        .nvram_machine_id = 0x80,
        .machine_id = lx_id,
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
        .iommu_version = 0x04000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SS-4 */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .cs_base      = 0x6c000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
        .cs_irq = 5,
897
898
        .nvram_machine_id = 0x80,
        .machine_id = ss4_id,
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "Fujitsu MB86904",
    },
    /* SPARCClassic */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000,
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
935
936
        .nvram_machine_id = 0x80,
        .machine_id = scls_id,
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
    /* SPARCbook */
    {
        .iommu_base   = 0x10000000,
        .tcx_base     = 0x50000000, // XXX
        .slavio_base  = 0x70000000,
        .ms_kb_base   = 0x71000000,
        .serial_base  = 0x71100000,
        .nvram_base   = 0x71200000,
        .fd_base      = 0x71400000,
        .counter_base = 0x71d00000,
        .intctl_base  = 0x71e00000,
        .idreg_base   = 0x78000000,
        .dma_base     = 0x78400000,
        .esp_base     = 0x78800000,
        .le_base      = 0x78c00000,
        .apc_base     = 0x6a000000,
        .aux1_base    = 0x71900000,
        .aux2_base    = 0x71910000,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x2000,
        .esp_irq = 18,
        .le_irq = 16,
        .clock_irq = 7,
        .clock1_irq = 19,
        .ms_kb_irq = 14,
        .ser_irq = 15,
        .fd_irq = 22,
        .me_irq = 30,
973
974
        .nvram_machine_id = 0x80,
        .machine_id = sbook_id,
975
976
977
978
979
980
981
982
        .iommu_version = 0x05000000,
        .intbit_to_level = {
            2, 3, 5, 7, 9, 11, 0, 14,   3, 5, 7, 9, 11, 13, 12, 12,
            6, 0, 4, 10, 8, 0, 11, 0,   0, 0, 0, 0, 15, 0, 15, 0,
        },
        .max_mem = 0x10000000,
        .default_cpu_model = "TI MicroSparc I",
    },
983
984
985
};

/* SPARCstation 5 hardware initialisation */
986
static void ss5_init(ram_addr_t RAM_size, int vga_ram_size,
987
988
989
                     const char *boot_device, DisplayState *ds,
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
990
{
991
    sun4m_hw_init(&sun4m_hwdefs[0], RAM_size, boot_device, ds, kernel_filename,
992
                  kernel_cmdline, initrd_filename, cpu_model);
993
}
bellard authored
994
995
/* SPARCstation 10 hardware initialisation */
996
static void ss10_init(ram_addr_t RAM_size, int vga_ram_size,
997
998
999
                      const char *boot_device, DisplayState *ds,
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
1000
{
1001
    sun4m_hw_init(&sun4m_hwdefs[1], RAM_size, boot_device, ds, kernel_filename,
1002
                  kernel_cmdline, initrd_filename, cpu_model);
1003
1004
}
1005
/* SPARCserver 600MP hardware initialisation */
1006
static void ss600mp_init(ram_addr_t RAM_size, int vga_ram_size,
1007
                         const char *boot_device, DisplayState *ds,
blueswir1 authored
1008
1009
                         const char *kernel_filename,
                         const char *kernel_cmdline,
1010
1011
                         const char *initrd_filename, const char *cpu_model)
{
1012
    sun4m_hw_init(&sun4m_hwdefs[2], RAM_size, boot_device, ds, kernel_filename,
1013
                  kernel_cmdline, initrd_filename, cpu_model);
1014
1015
}
1016
/* SPARCstation 20 hardware initialisation */
1017
static void ss20_init(ram_addr_t RAM_size, int vga_ram_size,
1018
1019
1020
1021
                      const char *boot_device, DisplayState *ds,
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1022
    sun4m_hw_init(&sun4m_hwdefs[3], RAM_size, boot_device, ds, kernel_filename,
1023
1024
1025
                  kernel_cmdline, initrd_filename, cpu_model);
}
1026
/* SPARCstation Voyager hardware initialisation */
1027
static void vger_init(ram_addr_t RAM_size, int vga_ram_size,
1028
1029
1030
1031
                      const char *boot_device, DisplayState *ds,
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1032
    sun4m_hw_init(&sun4m_hwdefs[4], RAM_size, boot_device, ds, kernel_filename,
1033
1034
1035
1036
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation LX hardware initialisation */
1037
static void ss_lx_init(ram_addr_t RAM_size, int vga_ram_size,
1038
1039
1040
1041
                       const char *boot_device, DisplayState *ds,
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1042
    sun4m_hw_init(&sun4m_hwdefs[5], RAM_size, boot_device, ds, kernel_filename,
1043
1044
1045
1046
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCstation 4 hardware initialisation */
1047
static void ss4_init(ram_addr_t RAM_size, int vga_ram_size,
1048
1049
1050
1051
                     const char *boot_device, DisplayState *ds,
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
1052
    sun4m_hw_init(&sun4m_hwdefs[6], RAM_size, boot_device, ds, kernel_filename,
1053
1054
1055
1056
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCClassic hardware initialisation */
1057
static void scls_init(ram_addr_t RAM_size, int vga_ram_size,
1058
1059
1060
1061
                      const char *boot_device, DisplayState *ds,
                      const char *kernel_filename, const char *kernel_cmdline,
                      const char *initrd_filename, const char *cpu_model)
{
1062
    sun4m_hw_init(&sun4m_hwdefs[7], RAM_size, boot_device, ds, kernel_filename,
1063
1064
1065
1066
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCbook hardware initialisation */
1067
static void sbook_init(ram_addr_t RAM_size, int vga_ram_size,
1068
1069
1070
1071
                       const char *boot_device, DisplayState *ds,
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
1072
    sun4m_hw_init(&sun4m_hwdefs[8], RAM_size, boot_device, ds, kernel_filename,
1073
1074
1075
                  kernel_cmdline, initrd_filename, cpu_model);
}
1076
QEMUMachine ss5_machine = {
blueswir1 authored
1077
1078
1079
1080
    .name = "SS-5",
    .desc = "Sun4m platform, SPARCstation 5",
    .init = ss5_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1081
    .nodisk_ok = 1,
1082
    .use_scsi = 1,
bellard authored
1083
};
1084
1085

QEMUMachine ss10_machine = {
blueswir1 authored
1086
1087
1088
1089
    .name = "SS-10",
    .desc = "Sun4m platform, SPARCstation 10",
    .init = ss10_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1090
    .nodisk_ok = 1,
1091
    .use_scsi = 1,
blueswir1 authored
1092
    .max_cpus = 4,
1093
};
1094
1095

QEMUMachine ss600mp_machine = {
blueswir1 authored
1096
1097
1098
1099
    .name = "SS-600MP",
    .desc = "Sun4m platform, SPARCserver 600MP",
    .init = ss600mp_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1100
    .nodisk_ok = 1,
1101
    .use_scsi = 1,
blueswir1 authored
1102
    .max_cpus = 4,
1103
};
1104
1105

QEMUMachine ss20_machine = {
blueswir1 authored
1106
1107
1108
1109
    .name = "SS-20",
    .desc = "Sun4m platform, SPARCstation 20",
    .init = ss20_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1110
    .nodisk_ok = 1,
1111
    .use_scsi = 1,
blueswir1 authored
1112
    .max_cpus = 4,
1113
1114
};
1115
QEMUMachine voyager_machine = {
blueswir1 authored
1116
1117
1118
1119
    .name = "Voyager",
    .desc = "Sun4m platform, SPARCstation Voyager",
    .init = vger_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1120
    .nodisk_ok = 1,
1121
    .use_scsi = 1,
1122
1123
1124
};

QEMUMachine ss_lx_machine = {
blueswir1 authored
1125
1126
1127
1128
    .name = "LX",
    .desc = "Sun4m platform, SPARCstation LX",
    .init = ss_lx_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1129
    .nodisk_ok = 1,
1130
    .use_scsi = 1,
1131
1132
1133
};

QEMUMachine ss4_machine = {
blueswir1 authored
1134
1135
1136
1137
    .name = "SS-4",
    .desc = "Sun4m platform, SPARCstation 4",
    .init = ss4_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1138
    .nodisk_ok = 1,
1139
    .use_scsi = 1,
1140
1141
1142
};

QEMUMachine scls_machine = {
blueswir1 authored
1143
1144
1145
1146
    .name = "SPARCClassic",
    .desc = "Sun4m platform, SPARCClassic",
    .init = scls_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1147
    .nodisk_ok = 1,
1148
    .use_scsi = 1,
1149
1150
1151
};

QEMUMachine sbook_machine = {
blueswir1 authored
1152
1153
1154
1155
    .name = "SPARCbook",
    .desc = "Sun4m platform, SPARCbook",
    .init = sbook_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1156
    .nodisk_ok = 1,
1157
    .use_scsi = 1,
1158
1159
};
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
static const struct sun4d_hwdef sun4d_hwdefs[] = {
    /* SS-1000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            -1,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
blueswir1 authored
1181
        .vram_size    = 0x00100000,
1182
1183
1184
1185
1186
1187
1188
        .nvram_size   = 0x2000,
        .esp_irq = 3,
        .le_irq = 4,
        .clock_irq = 14,
        .clock1_irq = 10,
        .ms_kb_irq = 12,
        .ser_irq = 12,
1189
1190
        .nvram_machine_id = 0x80,
        .machine_id = ss1000_id,
1191
        .iounit_version = 0x03000000,
1192
        .max_mem = 0xf00000000ULL,
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
        .default_cpu_model = "TI SuperSparc II",
    },
    /* SS-2000 */
    {
        .iounit_bases   = {
            0xfe0200000ULL,
            0xfe1200000ULL,
            0xfe2200000ULL,
            0xfe3200000ULL,
            0xfe4200000ULL,
        },
        .tcx_base     = 0x820000000ULL,
        .slavio_base  = 0xf00000000ULL,
        .ms_kb_base   = 0xf00240000ULL,
        .serial_base  = 0xf00200000ULL,
        .nvram_base   = 0xf00280000ULL,
        .counter_base = 0xf00300000ULL,
        .espdma_base  = 0x800081000ULL,
        .esp_base     = 0x800080000ULL,
        .ledma_base   = 0x800040000ULL,
        .le_base      = 0x800060000ULL,
        .sbi_base     = 0xf02800000ULL,
blueswir1 authored
1215
        .vram_size    = 0x00100000,
1216
1217
1218
1219
1220
1221
1222
        .nvram_size   = 0x2000,
        .esp_irq = 3,
        .le_irq = 4,
        .clock_irq = 14,
        .clock1_irq = 10,
        .ms_kb_irq = 12,
        .ser_irq = 12,
1223
1224
        .nvram_machine_id = 0x80,
        .machine_id = ss2000_id,
1225
        .iounit_version = 0x03000000,
1226
        .max_mem = 0xf00000000ULL,
1227
1228
1229
1230
        .default_cpu_model = "TI SuperSparc II",
    },
};
1231
static void sun4d_hw_init(const struct sun4d_hwdef *hwdef, ram_addr_t RAM_size,
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
                          const char *boot_device,
                          DisplayState *ds, const char *kernel_filename,
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env, *envs[MAX_CPUS];
    unsigned int i;
    void *iounits[MAX_IOUNITS], *espdma, *ledma, *main_esp, *nvram, *sbi;
    qemu_irq *cpu_irqs[MAX_CPUS], *sbi_irq, *sbi_cpu_irq,
        *espdma_irq, *ledma_irq;
    qemu_irq *esp_reset, *le_reset;
blueswir1 authored
1243
1244
    ram_addr_t ram_offset, prom_offset, tcx_offset;
    unsigned long kernel_size;
1245
1246
    int ret;
    char buf[1024];
blueswir1 authored
1247
    int drive_index;
1248
    void *fw_cfg;
1249
1250
1251
1252
1253
1254
1255
1256

    /* init CPUs */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

    for (i = 0; i < smp_cpus; i++) {
        env = cpu_init(cpu_model);
        if (!env) {
1257
            fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
            exit(1);
        }
        cpu_sparc_set_id(env, i);
        envs[i] = env;
        if (i == 0) {
            qemu_register_reset(main_cpu_reset, env);
        } else {
            qemu_register_reset(secondary_cpu_reset, env);
            env->halted = 1;
        }
        cpu_irqs[i] = qemu_allocate_irqs(cpu_set_irq, envs[i], MAX_PILS);
        env->prom_addr = hwdef->slavio_base;
    }

    for (i = smp_cpus; i < MAX_CPUS; i++)
        cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);

    /* allocate RAM */
    if ((uint64_t)RAM_size > hwdef->max_mem) {
blueswir1 authored
1277
1278
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
1279
                (unsigned int)(RAM_size / (1024 * 1024)),
1280
1281
1282
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
1283
1284
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
1285
1286

    /* load boot prom */
blueswir1 authored
1287
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
blueswir1 authored
1298
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
    sbi = sbi_init(hwdef->sbi_base, &sbi_irq, &sbi_cpu_irq, cpu_irqs);

    for (i = 0; i < MAX_IOUNITS; i++)
        if (hwdef->iounit_bases[i] != (target_phys_addr_t)-1)
1310
1311
1312
            iounits[i] = iommu_init(hwdef->iounit_bases[i],
                                    hwdef->iounit_version,
                                    sbi_irq[hwdef->me_irq]);
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323

    espdma = sparc32_dma_init(hwdef->espdma_base, sbi_irq[hwdef->esp_irq],
                              iounits[0], &espdma_irq, &esp_reset);

    ledma = sparc32_dma_init(hwdef->ledma_base, sbi_irq[hwdef->le_irq],
                             iounits[0], &ledma_irq, &le_reset);

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
blueswir1 authored
1324
1325
    tcx_offset = qemu_ram_alloc(hwdef->vram_size);
    tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset,
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
             hwdef->vram_size, graphic_width, graphic_height, graphic_depth);

    if (nd_table[0].model == NULL
        || strcmp(nd_table[0].model, "lance") == 0) {
        lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
    } else if (strcmp(nd_table[0].model, "?") == 0) {
        fprintf(stderr, "qemu: Supported NICs: lance\n");
        exit (1);
    } else {
        fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
        exit (1);
    }

    nvram = m48t59_init(sbi_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 8);

    slavio_timer_init_all(hwdef->counter_base, sbi_irq[hwdef->clock1_irq],
                          sbi_cpu_irq, smp_cpus);

    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, sbi_irq[hwdef->ms_kb_irq],
                              nographic);
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
    slavio_serial_init(hwdef->serial_base, sbi_irq[hwdef->ser_irq],
                       serial_hds[1], serial_hds[0]);

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }
1357
    main_esp = esp_init(hwdef->esp_base, 2,
1358
1359
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);
1360
1361

    for (i = 0; i < ESP_MAX_DEVS; i++) {
blueswir1 authored
1362
1363
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
1364
            continue;
blueswir1 authored
1365
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
1366
1367
    }
1368
1369
    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);
1370
1371
1372

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
1373
1374
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4d");
1375
1376
1377

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
1378
1379
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
1380
1381
1382
}

/* SPARCserver 1000 hardware initialisation */
1383
static void ss1000_init(ram_addr_t RAM_size, int vga_ram_size,
1384
1385
1386
1387
1388
1389
1390
1391
1392
                        const char *boot_device, DisplayState *ds,
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
    sun4d_hw_init(&sun4d_hwdefs[0], RAM_size, boot_device, ds, kernel_filename,
                  kernel_cmdline, initrd_filename, cpu_model);
}

/* SPARCcenter 2000 hardware initialisation */
1393
static void ss2000_init(ram_addr_t RAM_size, int vga_ram_size,
1394
1395
1396
1397
1398
1399
1400
1401
1402
                        const char *boot_device, DisplayState *ds,
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model)
{
    sun4d_hw_init(&sun4d_hwdefs[1], RAM_size, boot_device, ds, kernel_filename,
                  kernel_cmdline, initrd_filename, cpu_model);
}

QEMUMachine ss1000_machine = {
blueswir1 authored
1403
1404
1405
1406
    .name = "SS-1000",
    .desc = "Sun4d platform, SPARCserver 1000",
    .init = ss1000_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1407
    .nodisk_ok = 1,
1408
    .use_scsi = 1,
blueswir1 authored
1409
    .max_cpus = 8,
1410
1411
1412
};

QEMUMachine ss2000_machine = {
blueswir1 authored
1413
1414
1415
1416
    .name = "SS-2000",
    .desc = "Sun4d platform, SPARCcenter 2000",
    .init = ss2000_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
1417
    .nodisk_ok = 1,
1418
    .use_scsi = 1,
blueswir1 authored
1419
    .max_cpus = 20,
1420
};
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
1466

static const struct sun4c_hwdef sun4c_hwdefs[] = {
    /* SS-2 */
    {
        .iommu_base   = 0xf8000000,
        .tcx_base     = 0xfe000000,
        .slavio_base  = 0xf6000000,
        .intctl_base  = 0xf5000000,
        .counter_base = 0xf3000000,
        .ms_kb_base   = 0xf0000000,
        .serial_base  = 0xf1000000,
        .nvram_base   = 0xf2000000,
        .fd_base      = 0xf7200000,
        .dma_base     = 0xf8400000,
        .esp_base     = 0xf8800000,
        .le_base      = 0xf8c00000,
        .aux1_base    = 0xf7400003,
        .vram_size    = 0x00100000,
        .nvram_size   = 0x800,
        .esp_irq = 2,
        .le_irq = 3,
        .clock_irq = 5,
        .clock1_irq = 7,
        .ms_kb_irq = 1,
        .ser_irq = 1,
        .fd_irq = 1,
        .me_irq = 1,
        .nvram_machine_id = 0x55,
        .machine_id = ss2_id,
        .max_mem = 0x10000000,
        .default_cpu_model = "Cypress CY7C601",
    },
};

static void sun4c_hw_init(const struct sun4c_hwdef *hwdef, ram_addr_t RAM_size,
                          const char *boot_device,
                          DisplayState *ds, const char *kernel_filename,
                          const char *kernel_cmdline,
                          const char *initrd_filename, const char *cpu_model)
{
    CPUState *env;
    unsigned int i;
    void *iommu, *espdma, *ledma, *main_esp, *nvram;
    qemu_irq *cpu_irqs, *slavio_irq, *espdma_irq, *ledma_irq;
    qemu_irq *esp_reset, *le_reset;
    qemu_irq *fdc_tc;
blueswir1 authored
1467
1468
    ram_addr_t ram_offset, prom_offset, tcx_offset;
    unsigned long kernel_size;
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
    int ret;
    char buf[1024];
    BlockDriverState *fd[MAX_FD];
    int drive_index;
    void *fw_cfg;

    /* init CPU */
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;

    env = cpu_init(cpu_model);
    if (!env) {
        fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
        exit(1);
    }

    cpu_sparc_set_id(env, 0);

    qemu_register_reset(main_cpu_reset, env);
    cpu_irqs = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
    env->prom_addr = hwdef->slavio_base;

    /* allocate RAM */
    if ((uint64_t)RAM_size > hwdef->max_mem) {
        fprintf(stderr,
                "qemu: Too much memory for this machine: %d, maximum %d\n",
                (unsigned int)(RAM_size / (1024 * 1024)),
                (unsigned int)(hwdef->max_mem / (1024 * 1024)));
        exit(1);
    }
blueswir1 authored
1499
1500
    ram_offset = qemu_ram_alloc(RAM_size);
    cpu_register_physical_memory(0, RAM_size, ram_offset);
1501
1502

    /* load boot prom */
blueswir1 authored
1503
    prom_offset = qemu_ram_alloc(PROM_SIZE_MAX);
1504
1505
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
1523
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
1535
1536
1537
1538
    cpu_register_physical_memory(hwdef->slavio_base,
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1) &
                                 TARGET_PAGE_MASK,
                                 prom_offset | IO_MEM_ROM);

    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
    ret = load_elf(buf, hwdef->slavio_base - PROM_VADDR, NULL, NULL, NULL);
    if (ret < 0 || ret > PROM_SIZE_MAX)
        ret = load_image_targphys(buf, hwdef->slavio_base, PROM_SIZE_MAX);
    if (ret < 0 || ret > PROM_SIZE_MAX) {
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
    }

    /* set up devices */
    slavio_intctl = sun4c_intctl_init(hwdef->intctl_base,
                                      &slavio_irq, cpu_irqs);

    iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
                       slavio_irq[hwdef->me_irq]);

    espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[hwdef->esp_irq],
                              iommu, &espdma_irq, &esp_reset);

    ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
                             slavio_irq[hwdef->le_irq], iommu, &ledma_irq,
                             &le_reset);

    if (graphic_depth != 8 && graphic_depth != 24) {
        fprintf(stderr, "qemu: Unsupported depth: %d\n", graphic_depth);
        exit (1);
    }
blueswir1 authored
1539
1540
    tcx_offset = qemu_ram_alloc(hwdef->vram_size);
    tcx_init(ds, hwdef->tcx_base, phys_ram_base + tcx_offset, tcx_offset,
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
             hwdef->vram_size, graphic_width, graphic_height, graphic_depth);

    if (nd_table[0].model == NULL
        || strcmp(nd_table[0].model, "lance") == 0) {
        lance_init(&nd_table[0], hwdef->le_base, ledma, *ledma_irq, le_reset);
    } else if (strcmp(nd_table[0].model, "?") == 0) {
        fprintf(stderr, "qemu: Supported NICs: lance\n");
        exit (1);
    } else {
        fprintf(stderr, "qemu: Unsupported NIC: %s\n", nd_table[0].model);
        exit (1);
    }

    nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0,
                        hwdef->nvram_size, 2);

    slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[hwdef->ms_kb_irq],
                              nographic);
    // Slavio TTYA (base+4, Linux ttyS0) is the first Qemu serial device
    // Slavio TTYB (base+0, Linux ttyS1) is the second Qemu serial device
    slavio_serial_init(hwdef->serial_base, slavio_irq[hwdef->ser_irq],
                       serial_hds[1], serial_hds[0]);
1564
    slavio_misc = slavio_misc_init(0, 0, hwdef->aux1_base, 0,
1565
                                   slavio_irq[hwdef->me_irq], NULL, &fdc_tc);
1566
1567
1568

    if (hwdef->fd_base != (target_phys_addr_t)-1) {
        /* there is zero or one floppy drive */
1569
        memset(fd, 0, sizeof(fd));
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
1581
1582
1583
1584
1585
1586
1587
1588
1589
1590
1591
1592
1593
1594
1595
1596
1597
1598
1599
1600
1601
1602
1603
1604
1605
1606
1607
1608
1609
1610
1611
1612
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
1625
        drive_index = drive_get_index(IF_FLOPPY, 0, 0);
        if (drive_index != -1)
            fd[0] = drives_table[drive_index].bdrv;

        sun4m_fdctrl_init(slavio_irq[hwdef->fd_irq], hwdef->fd_base, fd,
                          fdc_tc);
    }

    if (drive_get_max_bus(IF_SCSI) > 0) {
        fprintf(stderr, "qemu: too many SCSI bus\n");
        exit(1);
    }

    main_esp = esp_init(hwdef->esp_base, 2,
                        espdma_memory_read, espdma_memory_write,
                        espdma, *espdma_irq, esp_reset);

    for (i = 0; i < ESP_MAX_DEVS; i++) {
        drive_index = drive_get_index(IF_SCSI, 0, i);
        if (drive_index == -1)
            continue;
        esp_scsi_attach(main_esp, drives_table[drive_index].bdrv, i);
    }

    kernel_size = sun4m_load_kernel(kernel_filename, initrd_filename,
                                    RAM_size);

    nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, kernel_cmdline,
               boot_device, RAM_size, kernel_size, graphic_width,
               graphic_height, graphic_depth, hwdef->nvram_machine_id,
               "Sun4c");

    fw_cfg = fw_cfg_init(0, 0, CFG_ADDR, CFG_ADDR + 2);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
}

/* SPARCstation 2 hardware initialisation */
static void ss2_init(ram_addr_t RAM_size, int vga_ram_size,
                     const char *boot_device, DisplayState *ds,
                     const char *kernel_filename, const char *kernel_cmdline,
                     const char *initrd_filename, const char *cpu_model)
{
    sun4c_hw_init(&sun4c_hwdefs[0], RAM_size, boot_device, ds, kernel_filename,
                  kernel_cmdline, initrd_filename, cpu_model);
}

QEMUMachine ss2_machine = {
    .name = "SS-2",
    .desc = "Sun4c platform, SPARCstation 2",
    .init = ss2_init,
    .ram_require = PROM_SIZE_MAX + TCX_SIZE,
    .nodisk_ok = 1,
    .use_scsi = 1,
};