1
/*
2
* QEMU Sun4m & Sun4d & Sun4c System Emulator
ths
authored
18 years ago
3
*
4
* Copyright ( c ) 2003 - 2005 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
26
27
28
29
30
31
32
# include "hw.h"
# include "qemu-timer.h"
# include "sun4m.h"
# include "nvram.h"
# include "sparc32_dma.h"
# include "fdc.h"
# include "sysemu.h"
# include "net.h"
# include "boards.h"
33
# include "firmware_abi.h"
34
# include "scsi.h"
35
36
# include "pc.h"
# include "isa.h"
37
# include "fw_cfg.h"
38
39
// # define DEBUG_IRQ
40
41
42
43
44
/*
* Sun4m architecture was used in the following machines :
*
* SPARCserver 6 xxMP / xx
45
46
* SPARCclassic ( SPARCclassic Server )( SPARCstation LC ) ( 4 / 15 ),
* SPARCclassic X ( 4 / 10 )
47
48
49
50
51
52
53
* SPARCstation LX / ZX ( 4 / 30 )
* SPARCstation Voyager
* SPARCstation 10 / xx , SPARCserver 10 / xx
* SPARCstation 5 , SPARCserver 5
* SPARCstation 20 / xx , SPARCserver 20
* SPARCstation 4
*
54
55
56
57
58
* Sun4d architecture was used in the following machines :
*
* SPARCcenter 2000
* SPARCserver 1000
*
59
60
61
62
63
64
65
* Sun4c architecture was used in the following machines :
* SPARCstation 1 / 1 + , SPARCserver 1 / 1 +
* SPARCstation SLC
* SPARCstation IPC
* SPARCstation ELC
* SPARCstation IPX
*
66
67
68
* See for example : http :// www . sunhelp . org / faq / sunref1 . html
*/
69
70
71
72
73
74
75
# ifdef DEBUG_IRQ
# define DPRINTF ( fmt , args ...) \
do { printf ( "CPUIRQ: " fmt , ## args ); } while ( 0 )
# else
# define DPRINTF ( fmt , args ...)
# endif
76
# define KERNEL_LOAD_ADDR 0x00004000
77
# define CMDLINE_ADDR 0x007ff000
78
# define INITRD_LOAD_ADDR 0x00800000
79
# define PROM_SIZE_MAX ( 512 * 1024 )
80
# define PROM_VADDR 0xffd00000
81
# define PROM_FILENAME "openbios-sparc32"
82
# define CFG_ADDR 0xd00000510ULL
83
# define FW_CFG_SUN4M_DEPTH ( FW_CFG_ARCH_LOCAL + 0x00 )
84
85
86
87
// Control plane , 8 - bit and 24 - bit planes
# define TCX_SIZE ( 9 * 1024 * 1024 )
88
# define MAX_CPUS 16
89
# define MAX_PILS 16
90
91
struct hwdef {
92
93
94
target_phys_addr_t iommu_base , slavio_base ;
target_phys_addr_t intctl_base , counter_base , nvram_base , ms_kb_base ;
target_phys_addr_t serial_base , fd_base ;
95
target_phys_addr_t idreg_base , dma_base , esp_base , le_base ;
96
target_phys_addr_t tcx_base , cs_base , apc_base , aux1_base , aux2_base ;
97
98
target_phys_addr_t ecc_base ;
uint32_t ecc_version ;
99
target_phys_addr_t sun4c_intctl_base , sun4c_counter_base ;
100
long vram_size , nvram_size ;
101
// IRQ numbers are not PIL ones , but master interrupt controller
102
// register bit numbers
103
int intctl_g_intr , esp_irq , le_irq , clock_irq , clock1_irq ;
104
int ser_irq , ms_kb_irq , fd_irq , me_irq , cs_irq , ecc_irq ;
105
106
uint8_t nvram_machine_id ;
uint16_t machine_id ;
107
uint32_t iommu_version ;
108
uint32_t intbit_to_level [ 32 ];
109
110
uint64_t max_mem ;
const char * const default_cpu_model ;
111
112
};
113
114
115
116
117
118
119
120
121
122
123
124
125
126
# define MAX_IOUNITS 5
struct sun4d_hwdef {
target_phys_addr_t iounit_bases [ MAX_IOUNITS ], slavio_base ;
target_phys_addr_t counter_base , nvram_base , ms_kb_base ;
target_phys_addr_t serial_base ;
target_phys_addr_t espdma_base , esp_base ;
target_phys_addr_t ledma_base , le_base ;
target_phys_addr_t tcx_base ;
target_phys_addr_t sbi_base ;
unsigned long vram_size , nvram_size ;
// IRQ numbers are not PIL ones , but SBI register bit numbers
int esp_irq , le_irq , clock_irq , clock1_irq ;
int ser_irq , ms_kb_irq , me_irq ;
127
128
uint8_t nvram_machine_id ;
uint16_t machine_id ;
129
130
131
132
133
uint32_t iounit_version ;
uint64_t max_mem ;
const char * const default_cpu_model ;
};
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
int DMA_get_channel_mode ( int nchan )
{
return 0 ;
}
int DMA_read_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
int DMA_write_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
void DMA_hold_DREQ ( int nchan ) {}
void DMA_release_DREQ ( int nchan ) {}
void DMA_schedule ( int nchan ) {}
void DMA_run ( void ) {}
void DMA_init ( int high_page_enable ) {}
void DMA_register_channel ( int nchan ,
DMA_transfer_handler transfer_handler ,
void * opaque )
{
}
157
158
159
160
161
162
163
164
165
166
static int nvram_boot_set ( void * opaque , const char * boot_device )
{
unsigned int i ;
uint8_t image [ sizeof ( ohwcfg_v3_t )];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
m48t59_t * nvram = ( m48t59_t * ) opaque ;
for ( i = 0 ; i < sizeof ( image ); i ++ )
image [ i ] = m48t59_read ( nvram , i ) & 0xff ;
167
168
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_device );
169
170
171
172
173
174
175
176
177
header -> nboot_devices = strlen ( boot_device ) & 0xff ;
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
return 0 ;
}
178
static void nvram_init ( m48t59_t * nvram , uint8_t * macaddr , const char * cmdline ,
179
const char * boot_devices , ram_addr_t RAM_size ,
180
181
uint32_t kernel_size ,
int width , int height , int depth ,
182
int nvram_machine_id , const char * arch )
183
{
184
unsigned int i ;
185
uint32_t start , end ;
186
187
188
189
190
191
uint8_t image [ 0x1ff0 ];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
struct sparc_arch_cfg * sparc_header ;
struct OpenBIOS_nvpart_v1 * part_header ;
memset ( image , '\0' , sizeof ( image ));
192
193
// Try to match PPC NVRAM
194
195
pstrcpy (( char * ) header -> struct_ident , sizeof ( header -> struct_ident ),
"QEMU_BIOS" );
196
197
198
199
200
header -> struct_version = cpu_to_be32 ( 3 ); /* structure v3 */
header -> nvram_size = cpu_to_be16 ( 0x2000 );
header -> nvram_arch_ptr = cpu_to_be16 ( sizeof ( ohwcfg_v3_t ));
header -> nvram_arch_size = cpu_to_be16 ( sizeof ( struct sparc_arch_cfg ));
201
pstrcpy (( char * ) header -> arch , sizeof ( header -> arch ), arch );
202
203
204
header -> nb_cpus = smp_cpus & 0xff ;
header -> RAM0_base = 0 ;
header -> RAM0_size = cpu_to_be64 (( uint64_t ) RAM_size );
205
206
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_devices );
207
208
209
header -> nboot_devices = strlen ( boot_devices ) & 0xff ;
header -> kernel_image = cpu_to_be64 (( uint64_t ) KERNEL_LOAD_ADDR );
header -> kernel_size = cpu_to_be64 (( uint64_t ) kernel_size );
210
if ( cmdline ) {
211
pstrcpy_targphys ( CMDLINE_ADDR , TARGET_PAGE_SIZE , cmdline );
212
213
header -> cmdline = cpu_to_be64 (( uint64_t ) CMDLINE_ADDR );
header -> cmdline_size = cpu_to_be64 (( uint64_t ) strlen ( cmdline ));
214
}
215
216
217
218
219
220
221
222
223
224
225
226
227
228
// XXX add initrd_image , initrd_size
header -> width = cpu_to_be16 ( width );
header -> height = cpu_to_be16 ( height );
header -> depth = cpu_to_be16 ( depth );
if ( nographic )
header -> graphic_flags = cpu_to_be16 ( OHW_GF_NOGRAPHICS );
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
// Architecture specific header
start = sizeof ( ohwcfg_v3_t );
sparc_header = ( struct sparc_arch_cfg * ) & image [ start ];
sparc_header -> valid = 0 ;
start += sizeof ( struct sparc_arch_cfg );
229
230
231
// OpenBIOS nvram variables
// Variable partition
232
233
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_SYSTEM ;
234
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "system" );
235
236
end = start + sizeof ( struct OpenBIOS_nvpart_v1 );
237
for ( i = 0 ; i < nb_prom_envs ; i ++ )
238
239
240
241
end = OpenBIOS_set_var ( image , end , prom_envs [ i ]);
// End marker
image [ end ++ ] = '\0' ;
242
243
end = start + (( end - start + 15 ) & ~ 15 );
244
OpenBIOS_finish_partition ( part_header , end - start );
245
246
247
// free partition
start = end ;
248
249
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_FREE ;
250
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "free" );
251
252
end = 0x1fd0 ;
253
254
OpenBIOS_finish_partition ( part_header , end - start );
255
256
Sun_init_header (( struct Sun_nvram * ) & image [ 0x1fd8 ], macaddr ,
nvram_machine_id );
257
258
259
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
260
261
qemu_register_boot_set ( nvram_boot_set , nvram );
262
263
264
265
}
static void * slavio_intctl ;
266
void pic_info ( void )
267
{
268
269
if ( slavio_intctl )
slavio_pic_info ( slavio_intctl );
270
271
}
272
void irq_info ( void )
273
{
274
275
if ( slavio_intctl )
slavio_irq_info ( slavio_intctl );
276
277
}
278
279
280
281
282
283
284
285
286
287
288
void cpu_check_irqs ( CPUState * env )
{
if ( env -> pil_in && ( env -> interrupt_index == 0 ||
( env -> interrupt_index & ~ 15 ) == TT_EXTINT )) {
unsigned int i ;
for ( i = 15 ; i > 0 ; i -- ) {
if ( env -> pil_in & ( 1 << i )) {
int old_interrupt = env -> interrupt_index ;
env -> interrupt_index = TT_EXTINT | i ;
289
290
if ( old_interrupt != env -> interrupt_index ) {
DPRINTF ( "Set CPU IRQ %d \n " , i );
291
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
292
}
293
294
295
296
break ;
}
}
} else if ( ! env -> pil_in && ( env -> interrupt_index & ~ 15 ) == TT_EXTINT ) {
297
DPRINTF ( "Reset CPU IRQ %d \n " , env -> interrupt_index & 15 );
298
299
300
301
302
env -> interrupt_index = 0 ;
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
}
}
303
304
305
306
307
308
309
static void cpu_set_irq ( void * opaque , int irq , int level )
{
CPUState * env = opaque ;
if ( level ) {
DPRINTF ( "Raise CPU IRQ %d \n " , irq );
env -> halted = 0 ;
310
311
env -> pil_in |= 1 << irq ;
cpu_check_irqs ( env );
312
313
} else {
DPRINTF ( "Lower CPU IRQ %d \n " , irq );
314
315
env -> pil_in &= ~ ( 1 << irq );
cpu_check_irqs ( env );
316
317
318
319
320
321
322
}
}
static void dummy_cpu_set_irq ( void * opaque , int irq , int level )
{
}
323
324
325
326
327
328
329
static void * slavio_misc ;
void qemu_system_powerdown ( void )
{
slavio_set_power_fail ( slavio_misc , 1 );
}
330
331
332
static void main_cpu_reset ( void * opaque )
{
CPUState * env = opaque ;
333
334
335
336
337
338
339
340
341
cpu_reset ( env );
env -> halted = 0 ;
}
static void secondary_cpu_reset ( void * opaque )
{
CPUState * env = opaque ;
342
cpu_reset ( env );
343
env -> halted = 1 ;
344
345
}
346
static unsigned long sun4m_load_kernel ( const char * kernel_filename ,
347
348
const char * initrd_filename ,
ram_addr_t RAM_size )
349
350
351
352
353
354
355
356
357
358
359
360
{
int linux_boot ;
unsigned int i ;
long initrd_size , kernel_size ;
linux_boot = ( kernel_filename != NULL );
kernel_size = 0 ;
if ( linux_boot ) {
kernel_size = load_elf ( kernel_filename , - 0xf0000000ULL , NULL , NULL ,
NULL );
if ( kernel_size < 0 )
361
362
kernel_size = load_aout ( kernel_filename , KERNEL_LOAD_ADDR ,
RAM_size - KERNEL_LOAD_ADDR );
363
if ( kernel_size < 0 )
364
365
366
kernel_size = load_image_targphys ( kernel_filename ,
KERNEL_LOAD_ADDR ,
RAM_size - KERNEL_LOAD_ADDR );
367
368
369
370
371
372
373
374
375
if ( kernel_size < 0 ) {
fprintf ( stderr , "qemu: could not load kernel '%s' \n " ,
kernel_filename );
exit ( 1 );
}
/* load initrd */
initrd_size = 0 ;
if ( initrd_filename ) {
376
377
378
initrd_size = load_image_targphys ( initrd_filename ,
INITRD_LOAD_ADDR ,
RAM_size - INITRD_LOAD_ADDR );
379
380
381
382
383
384
385
386
if ( initrd_size < 0 ) {
fprintf ( stderr , "qemu: could not load initial ram disk '%s' \n " ,
initrd_filename );
exit ( 1 );
}
}
if ( initrd_size > 0 ) {
for ( i = 0 ; i < 64 * TARGET_PAGE_SIZE ; i += TARGET_PAGE_SIZE ) {
387
388
389
if ( ldl_phys ( KERNEL_LOAD_ADDR + i ) == 0x48647253 ) { // HdrS
stl_phys ( KERNEL_LOAD_ADDR + i + 16 , INITRD_LOAD_ADDR );
stl_phys ( KERNEL_LOAD_ADDR + i + 20 , initrd_size );
390
391
392
393
394
395
396
397
break ;
}
}
}
}
return kernel_size ;
}
398
static void sun4m_hw_init ( const struct hwdef * hwdef , ram_addr_t RAM_size ,
399
400
401
402
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
403
404
{
405
CPUState * env , * envs [ MAX_CPUS ];
406
unsigned int i ;
407
void * iommu , * espdma , * ledma , * main_esp , * nvram ;
408
qemu_irq * cpu_irqs [ MAX_CPUS ], * slavio_irq , * slavio_cpu_irq ,
409
* espdma_irq , * ledma_irq ;
410
qemu_irq * esp_reset , * le_reset ;
411
qemu_irq * fdc_tc ;
412
413
414
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
ths
authored
17 years ago
415
BlockDriverState * fd [ MAX_FD ];
416
int drive_index ;
417
void * fw_cfg ;
418
419
/* init CPUs */
420
421
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
422
423
for ( i = 0 ; i < smp_cpus ; i ++ ) {
424
425
env = cpu_init ( cpu_model );
if ( ! env ) {
426
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
427
428
429
exit ( 1 );
}
cpu_sparc_set_id ( env , i );
430
envs [ i ] = env ;
431
432
433
434
if ( i == 0 ) {
qemu_register_reset ( main_cpu_reset , env );
} else {
qemu_register_reset ( secondary_cpu_reset , env );
435
env -> halted = 1 ;
436
}
437
cpu_irqs [ i ] = qemu_allocate_irqs ( cpu_set_irq , envs [ i ], MAX_PILS );
438
env -> prom_addr = hwdef -> slavio_base ;
439
}
440
441
442
443
for ( i = smp_cpus ; i < MAX_CPUS ; i ++ )
cpu_irqs [ i ] = qemu_allocate_irqs ( dummy_cpu_set_irq , NULL , MAX_PILS );
444
445
/* allocate RAM */
446
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
447
448
fprintf ( stderr ,
"qemu: Too much memory for this machine: %d, maximum %d \n " ,
449
( unsigned int )( RAM_size / ( 1024 * 1024 )),
450
451
452
( unsigned int )( hwdef -> max_mem / ( 1024 * 1024 )));
exit ( 1 );
}
453
cpu_register_physical_memory ( 0 , RAM_size , 0 );
454
455
456
457
458
459
460
461
462
463
464
465
466
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
467
ret = load_image_targphys ( buf , hwdef -> slavio_base , PROM_SIZE_MAX );
468
469
470
471
472
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
473
prom_offset += ( ret + TARGET_PAGE_SIZE - 1 ) & TARGET_PAGE_MASK ;
474
475
/* set up devices */
476
slavio_intctl = slavio_intctl_init ( hwdef -> intctl_base ,
477
hwdef -> intctl_base + 0x10000ULL ,
478
& hwdef -> intbit_to_level [ 0 ],
479
& slavio_irq , & slavio_cpu_irq ,
480
cpu_irqs ,
481
hwdef -> clock_irq );
482
483
if ( hwdef -> idreg_base != ( target_phys_addr_t ) - 1 ) {
484
static const uint8_t idreg_data [] = { 0xfe , 0x81 , 0x01 , 0x03 };
485
486
cpu_register_physical_memory ( hwdef -> idreg_base , sizeof ( idreg_data ),
487
prom_offset | IO_MEM_ROM );
488
489
cpu_physical_memory_write_rom ( hwdef -> idreg_base , idreg_data ,
sizeof ( idreg_data ));
490
491
}
492
493
494
iommu = iommu_init ( hwdef -> iommu_base , hwdef -> iommu_version ,
slavio_irq [ hwdef -> me_irq ]);
495
espdma = sparc32_dma_init ( hwdef -> dma_base , slavio_irq [ hwdef -> esp_irq ],
496
497
iommu , & espdma_irq , & esp_reset );
498
ledma = sparc32_dma_init ( hwdef -> dma_base + 16ULL ,
499
500
slavio_irq [ hwdef -> le_irq ], iommu , & ledma_irq ,
& le_reset );
501
502
503
504
505
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
506
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
507
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
508
509
510
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
511
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
512
513
514
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
515
516
517
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
518
}
519
520
521
nvram = m48t59_init ( slavio_irq [ 0 ], hwdef -> nvram_base , 0 ,
hwdef -> nvram_size , 8 );
522
523
slavio_timer_init_all ( hwdef -> counter_base , slavio_irq [ hwdef -> clock1_irq ],
524
slavio_cpu_irq , smp_cpus );
525
526
527
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , slavio_irq [ hwdef -> ms_kb_irq ],
nographic );
528
529
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
530
531
slavio_serial_init ( hwdef -> serial_base , slavio_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
532
533
534
535
536
537
slavio_misc = slavio_misc_init ( hwdef -> slavio_base , hwdef -> apc_base ,
hwdef -> aux1_base , hwdef -> aux2_base ,
slavio_irq [ hwdef -> me_irq ], envs [ 0 ],
& fdc_tc );
ths
authored
17 years ago
538
539
if ( hwdef -> fd_base != ( target_phys_addr_t ) - 1 ) {
/* there is zero or one floppy drive */
540
memset ( fd , 0 , sizeof ( fd ));
541
542
543
drive_index = drive_get_index ( IF_FLOPPY , 0 , 0 );
if ( drive_index != - 1 )
fd [ 0 ] = drives_table [ drive_index ]. bdrv ;
544
545
546
sun4m_fdctrl_init ( slavio_irq [ hwdef -> fd_irq ], hwdef -> fd_base , fd ,
fdc_tc );
ths
authored
17 years ago
547
548
549
550
551
552
553
}
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
554
main_esp = esp_init ( hwdef -> esp_base , 2 ,
555
556
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
ths
authored
18 years ago
557
ths
authored
17 years ago
558
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
559
560
drive_index = drive_get_index ( IF_SCSI , 0 , i );
if ( drive_index == - 1 )
ths
authored
17 years ago
561
continue ;
562
esp_scsi_attach ( main_esp , drives_table [ drive_index ]. bdrv , i );
ths
authored
18 years ago
563
564
}
565
if ( hwdef -> cs_base != ( target_phys_addr_t ) - 1 )
566
cs_init ( hwdef -> cs_base , hwdef -> cs_irq , slavio_intctl );
567
568
569
kernel_size = sun4m_load_kernel ( kernel_filename , initrd_filename ,
RAM_size );
570
571
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
572
boot_device , RAM_size , kernel_size , graphic_width ,
573
574
graphic_height , graphic_depth , hwdef -> nvram_machine_id ,
"Sun4m" );
575
576
if ( hwdef -> ecc_base != ( target_phys_addr_t ) - 1 )
577
578
ecc_init ( hwdef -> ecc_base , slavio_irq [ hwdef -> ecc_irq ],
hwdef -> ecc_version );
579
580
581
fw_cfg = fw_cfg_init ( 0 , 0 , CFG_ADDR , CFG_ADDR + 2 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
582
583
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
584
fw_cfg_add_i16 ( fw_cfg , FW_CFG_SUN4M_DEPTH , graphic_depth );
585
586
}
587
static void sun4c_hw_init ( const struct hwdef * hwdef , ram_addr_t RAM_size ,
588
589
590
591
592
593
594
595
596
597
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
CPUState * env ;
unsigned int i ;
void * iommu , * espdma , * ledma , * main_esp , * nvram ;
qemu_irq * cpu_irqs , * slavio_irq , * espdma_irq , * ledma_irq ;
qemu_irq * esp_reset , * le_reset ;
598
qemu_irq * fdc_tc ;
599
600
601
602
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
BlockDriverState * fd [ MAX_FD ];
603
int drive_index ;
604
void * fw_cfg ;
605
606
607
608
609
610
611
/* init CPU */
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
env = cpu_init ( cpu_model );
if ( ! env ) {
612
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
613
614
615
616
617
618
619
exit ( 1 );
}
cpu_sparc_set_id ( env , 0 );
qemu_register_reset ( main_cpu_reset , env );
cpu_irqs = qemu_allocate_irqs ( cpu_set_irq , env , MAX_PILS );
620
env -> prom_addr = hwdef -> slavio_base ;
621
622
623
/* allocate RAM */
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
624
625
fprintf ( stderr ,
"qemu: Too much memory for this machine: %d, maximum %d \n " ,
626
627
( unsigned int )( RAM_size / ( 1024 * 1024 )),
( unsigned int )( hwdef -> max_mem / ( 1024 * 1024 )));
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
exit ( 1 );
}
cpu_register_physical_memory ( 0 , RAM_size , 0 );
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
644
ret = load_image_targphys ( buf , hwdef -> slavio_base , PROM_SIZE_MAX );
645
646
647
648
649
650
651
652
653
654
655
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
prom_offset += ( ret + TARGET_PAGE_SIZE - 1 ) & TARGET_PAGE_MASK ;
/* set up devices */
slavio_intctl = sun4c_intctl_init ( hwdef -> sun4c_intctl_base ,
& slavio_irq , cpu_irqs );
656
657
iommu = iommu_init ( hwdef -> iommu_base , hwdef -> iommu_version ,
slavio_irq [ hwdef -> me_irq ]);
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
espdma = sparc32_dma_init ( hwdef -> dma_base , slavio_irq [ hwdef -> esp_irq ],
iommu , & espdma_irq , & esp_reset );
ledma = sparc32_dma_init ( hwdef -> dma_base + 16ULL ,
slavio_irq [ hwdef -> le_irq ], iommu , & ledma_irq ,
& le_reset );
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
}
nvram = m48t59_init ( slavio_irq [ 0 ], hwdef -> nvram_base , 0 ,
685
hwdef -> nvram_size , 2 );
686
687
688
689
690
691
692
693
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , slavio_irq [ hwdef -> ms_kb_irq ],
nographic );
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
slavio_serial_init ( hwdef -> serial_base , slavio_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
694
slavio_misc = slavio_misc_init ( 0 , hwdef -> apc_base ,
695
696
697
hwdef -> aux1_base , hwdef -> aux2_base ,
slavio_irq [ hwdef -> me_irq ], env , & fdc_tc );
698
699
700
if ( hwdef -> fd_base != ( target_phys_addr_t ) - 1 ) {
/* there is zero or one floppy drive */
fd [ 1 ] = fd [ 0 ] = NULL ;
701
702
703
drive_index = drive_get_index ( IF_FLOPPY , 0 , 0 );
if ( drive_index != - 1 )
fd [ 0 ] = drives_table [ drive_index ]. bdrv ;
704
705
706
sun4m_fdctrl_init ( slavio_irq [ hwdef -> fd_irq ], hwdef -> fd_base , fd ,
fdc_tc );
707
708
709
710
711
712
713
}
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
714
main_esp = esp_init ( hwdef -> esp_base , 2 ,
715
716
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
717
718
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
719
720
drive_index = drive_get_index ( IF_SCSI , 0 , i );
if ( drive_index == - 1 )
721
continue ;
722
esp_scsi_attach ( main_esp , drives_table [ drive_index ]. bdrv , i );
723
724
}
725
726
kernel_size = sun4m_load_kernel ( kernel_filename , initrd_filename ,
RAM_size );
727
728
729
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
boot_device , RAM_size , kernel_size , graphic_width ,
730
731
graphic_height , graphic_depth , hwdef -> nvram_machine_id ,
"Sun4c" );
732
733
734
fw_cfg = fw_cfg_init ( 0 , 0 , CFG_ADDR , CFG_ADDR + 2 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
735
736
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
737
738
}
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
enum {
ss2_id = 0 ,
ss5_id = 32 ,
vger_id ,
lx_id ,
ss4_id ,
scls_id ,
sbook_id ,
ss10_id = 64 ,
ss20_id ,
ss600mp_id ,
ss1000_id = 96 ,
ss2000_id ,
};
754
755
756
757
758
759
static const struct hwdef hwdefs [] = {
/* SS-5 */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = 0x6c000000 ,
760
. slavio_base = 0x70000000 ,
761
762
763
764
765
766
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
767
. idreg_base = 0x78000000 ,
768
769
770
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
771
. apc_base = 0x6a000000 ,
772
773
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
774
. ecc_base = - 1 ,
775
776
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
777
778
779
780
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
781
. clock_irq = 7 ,
782
783
784
785
786
787
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = 5 ,
788
789
. nvram_machine_id = 0x80 ,
. machine_id = ss5_id ,
790
. iommu_version = 0x05000000 ,
791
. intbit_to_level = {
792
793
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
794
},
795
796
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
797
798
799
},
/* SS-10 */
{
800
801
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
802
. cs_base = - 1 ,
803
804
805
806
807
808
809
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = 0xff1700000ULL ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
810
. idreg_base = 0xef0000000ULL ,
811
812
813
. dma_base = 0xef0400000ULL ,
. esp_base = 0xef0800000ULL ,
. le_base = 0xef0c00000ULL ,
814
. apc_base = 0xefa000000ULL , // XXX should not exist
815
816
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL ,
817
818
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x10000000 , // version 0 , implementation 1
819
820
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
821
822
823
824
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
825
. clock_irq = 7 ,
826
827
828
829
830
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
831
. cs_irq = - 1 ,
832
. ecc_irq = 28 ,
833
834
. nvram_machine_id = 0x72 ,
. machine_id = ss10_id ,
835
. iommu_version = 0x03000000 ,
836
. intbit_to_level = {
837
838
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
839
},
840
. max_mem = 0xf00000000ULL ,
841
. default_cpu_model = "TI SuperSparc II" ,
842
},
843
844
845
846
847
848
849
850
851
852
853
854
/* SS-600MP */
{
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
. cs_base = - 1 ,
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = - 1 ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
855
. idreg_base = - 1 ,
856
857
858
. dma_base = 0xef0081000ULL ,
. esp_base = 0xef0080000ULL ,
. le_base = 0xef0060000ULL ,
859
. apc_base = 0xefa000000ULL , // XXX should not exist
860
861
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL , // XXX should not exist
862
863
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x00000000 , // version 0 , implementation 0
864
865
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
866
867
868
869
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
870
. clock_irq = 7 ,
871
872
873
874
875
876
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
877
. ecc_irq = 28 ,
878
879
. nvram_machine_id = 0x71 ,
. machine_id = ss600mp_id ,
880
. iommu_version = 0x01000000 ,
881
882
883
884
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
885
. max_mem = 0xf00000000ULL ,
886
. default_cpu_model = "TI SuperSparc II" ,
887
},
888
889
890
891
892
893
894
895
896
897
898
899
/* SS-20 */
{
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
. cs_base = - 1 ,
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = 0xff1700000ULL ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
900
. idreg_base = 0xef0000000ULL ,
901
902
903
. dma_base = 0xef0400000ULL ,
. esp_base = 0xef0800000ULL ,
. le_base = 0xef0c00000ULL ,
904
. apc_base = 0xefa000000ULL , // XXX should not exist
905
906
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL ,
907
908
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x20000000 , // version 0 , implementation 2
909
910
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
911
912
913
914
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
915
. clock_irq = 7 ,
916
917
918
919
920
921
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
922
. ecc_irq = 28 ,
923
924
. nvram_machine_id = 0x72 ,
. machine_id = ss20_id ,
925
926
927
928
929
. iommu_version = 0x13000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
930
. max_mem = 0xf00000000ULL ,
931
932
. default_cpu_model = "TI SuperSparc II" ,
},
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
/* SS-2 */
{
. iommu_base = 0xf8000000 ,
. tcx_base = 0xfe000000 ,
. cs_base = - 1 ,
. slavio_base = 0xf6000000 ,
. ms_kb_base = 0xf0000000 ,
. serial_base = 0xf1000000 ,
. nvram_base = 0xf2000000 ,
. fd_base = 0xf7200000 ,
. counter_base = - 1 ,
. intctl_base = - 1 ,
. dma_base = 0xf8400000 ,
. esp_base = 0xf8800000 ,
. le_base = 0xf8c00000 ,
948
949
950
. apc_base = - 1 ,
. aux1_base = 0xf7400003 ,
. aux2_base = - 1 ,
951
952
953
. sun4c_intctl_base = 0xf5000000 ,
. sun4c_counter_base = 0xf3000000 ,
. vram_size = 0x00100000 ,
954
. nvram_size = 0x800 ,
955
956
957
958
959
960
961
962
963
. esp_irq = 2 ,
. le_irq = 3 ,
. clock_irq = 5 ,
. clock1_irq = 7 ,
. ms_kb_irq = 1 ,
. ser_irq = 1 ,
. fd_irq = 1 ,
. me_irq = 1 ,
. cs_irq = - 1 ,
964
965
. nvram_machine_id = 0x55 ,
. machine_id = ss2_id ,
966
967
968
. max_mem = 0x10000000 ,
. default_cpu_model = "Cypress CY7C601" ,
},
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
/* Voyager */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x71300000 , // pmc
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
1002
1003
. nvram_machine_id = 0x80 ,
. machine_id = vger_id ,
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
},
/* LX */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = - 1 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
1045
1046
. nvram_machine_id = 0x80 ,
. machine_id = lx_id ,
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
. iommu_version = 0x04000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
/* SS-4 */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = 0x6c000000 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = 5 ,
1088
1089
. nvram_machine_id = 0x80 ,
. machine_id = ss4_id ,
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
},
/* SPARCClassic */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
1131
1132
. nvram_machine_id = 0x80 ,
. machine_id = scls_id ,
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
/* SPARCbook */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 , // XXX
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
1174
1175
. nvram_machine_id = 0x80 ,
. machine_id = sbook_id ,
1176
1177
1178
1179
1180
1181
1182
1183
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
1184
1185
1186
};
/* SPARCstation 5 hardware initialisation */
1187
static void ss5_init ( ram_addr_t RAM_size , int vga_ram_size ,
1188
1189
1190
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
1191
{
1192
1193
sun4m_hw_init ( & hwdefs [ 0 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1194
}
1195
1196
/* SPARCstation 10 hardware initialisation */
1197
static void ss10_init ( ram_addr_t RAM_size , int vga_ram_size ,
1198
1199
1200
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
1201
{
1202
1203
sun4m_hw_init ( & hwdefs [ 1 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1204
1205
}
1206
/* SPARCserver 600MP hardware initialisation */
1207
static void ss600mp_init ( ram_addr_t RAM_size , int vga_ram_size ,
1208
const char * boot_device , DisplayState * ds ,
1209
1210
const char * kernel_filename ,
const char * kernel_cmdline ,
1211
1212
const char * initrd_filename , const char * cpu_model )
{
1213
1214
sun4m_hw_init ( & hwdefs [ 2 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1215
1216
}
1217
/* SPARCstation 20 hardware initialisation */
1218
static void ss20_init ( ram_addr_t RAM_size , int vga_ram_size ,
1219
1220
1221
1222
1223
1224
1225
1226
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 3 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1227
/* SPARCstation 2 hardware initialisation */
1228
static void ss2_init ( ram_addr_t RAM_size , int vga_ram_size ,
1229
1230
1231
1232
1233
1234
1235
1236
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4c_hw_init ( & hwdefs [ 4 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1237
/* SPARCstation Voyager hardware initialisation */
1238
static void vger_init ( ram_addr_t RAM_size , int vga_ram_size ,
1239
1240
1241
1242
1243
1244
1245
1246
1247
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 5 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCstation LX hardware initialisation */
1248
static void ss_lx_init ( ram_addr_t RAM_size , int vga_ram_size ,
1249
1250
1251
1252
1253
1254
1255
1256
1257
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 6 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCstation 4 hardware initialisation */
1258
static void ss4_init ( ram_addr_t RAM_size , int vga_ram_size ,
1259
1260
1261
1262
1263
1264
1265
1266
1267
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 7 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCClassic hardware initialisation */
1268
static void scls_init ( ram_addr_t RAM_size , int vga_ram_size ,
1269
1270
1271
1272
1273
1274
1275
1276
1277
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 8 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCbook hardware initialisation */
1278
static void sbook_init ( ram_addr_t RAM_size , int vga_ram_size ,
1279
1280
1281
1282
1283
1284
1285
1286
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 9 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1287
QEMUMachine ss5_machine = {
1288
1289
1290
1291
. name = "SS-5" ,
. desc = "Sun4m platform, SPARCstation 5" ,
. init = ss5_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1292
. nodisk_ok = 1 ,
1293
. use_scsi = 1 ,
1294
. max_cpus = 16 ,
1295
};
1296
1297
QEMUMachine ss10_machine = {
1298
1299
1300
1301
. name = "SS-10" ,
. desc = "Sun4m platform, SPARCstation 10" ,
. init = ss10_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1302
. nodisk_ok = 1 ,
1303
. use_scsi = 1 ,
1304
. max_cpus = 16 ,
1305
};
1306
1307
QEMUMachine ss600mp_machine = {
1308
1309
1310
1311
. name = "SS-600MP" ,
. desc = "Sun4m platform, SPARCserver 600MP" ,
. init = ss600mp_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1312
. nodisk_ok = 1 ,
1313
. use_scsi = 1 ,
1314
. max_cpus = 16 ,
1315
};
1316
1317
QEMUMachine ss20_machine = {
1318
1319
1320
1321
. name = "SS-20" ,
. desc = "Sun4m platform, SPARCstation 20" ,
. init = ss20_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1322
. nodisk_ok = 1 ,
1323
. use_scsi = 1 ,
1324
. max_cpus = 16 ,
1325
1326
};
1327
QEMUMachine ss2_machine = {
1328
1329
1330
1331
. name = "SS-2" ,
. desc = "Sun4c platform, SPARCstation 2" ,
. init = ss2_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1332
. nodisk_ok = 1 ,
1333
. use_scsi = 1 ,
1334
. max_cpus = 16 ,
1335
};
1336
1337
QEMUMachine voyager_machine = {
1338
1339
1340
1341
. name = "Voyager" ,
. desc = "Sun4m platform, SPARCstation Voyager" ,
. init = vger_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1342
. nodisk_ok = 1 ,
1343
. use_scsi = 1 ,
1344
. max_cpus = 16 ,
1345
1346
1347
};
QEMUMachine ss_lx_machine = {
1348
1349
1350
1351
. name = "LX" ,
. desc = "Sun4m platform, SPARCstation LX" ,
. init = ss_lx_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1352
. nodisk_ok = 1 ,
1353
. use_scsi = 1 ,
1354
. max_cpus = 16 ,
1355
1356
1357
};
QEMUMachine ss4_machine = {
1358
1359
1360
1361
. name = "SS-4" ,
. desc = "Sun4m platform, SPARCstation 4" ,
. init = ss4_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1362
. nodisk_ok = 1 ,
1363
. use_scsi = 1 ,
1364
. max_cpus = 16 ,
1365
1366
1367
};
QEMUMachine scls_machine = {
1368
1369
1370
1371
. name = "SPARCClassic" ,
. desc = "Sun4m platform, SPARCClassic" ,
. init = scls_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1372
. nodisk_ok = 1 ,
1373
. use_scsi = 1 ,
1374
. max_cpus = 16 ,
1375
1376
1377
};
QEMUMachine sbook_machine = {
1378
1379
1380
1381
. name = "SPARCbook" ,
. desc = "Sun4m platform, SPARCbook" ,
. init = sbook_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1382
. nodisk_ok = 1 ,
1383
. use_scsi = 1 ,
1384
. max_cpus = 16 ,
1385
1386
};
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
static const struct sun4d_hwdef sun4d_hwdefs [] = {
/* SS-1000 */
{
. iounit_bases = {
0xfe0200000ULL ,
0xfe1200000ULL ,
0xfe2200000ULL ,
0xfe3200000ULL ,
- 1 ,
},
. tcx_base = 0x820000000ULL ,
. slavio_base = 0xf00000000ULL ,
. ms_kb_base = 0xf00240000ULL ,
. serial_base = 0xf00200000ULL ,
. nvram_base = 0xf00280000ULL ,
. counter_base = 0xf00300000ULL ,
. espdma_base = 0x800081000ULL ,
. esp_base = 0x800080000ULL ,
. ledma_base = 0x800040000ULL ,
. le_base = 0x800060000ULL ,
. sbi_base = 0xf02800000ULL ,
1408
. vram_size = 0x00100000 ,
1409
1410
1411
1412
1413
1414
1415
. nvram_size = 0x2000 ,
. esp_irq = 3 ,
. le_irq = 4 ,
. clock_irq = 14 ,
. clock1_irq = 10 ,
. ms_kb_irq = 12 ,
. ser_irq = 12 ,
1416
1417
. nvram_machine_id = 0x80 ,
. machine_id = ss1000_id ,
1418
. iounit_version = 0x03000000 ,
1419
. max_mem = 0xf00000000ULL ,
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
. default_cpu_model = "TI SuperSparc II" ,
},
/* SS-2000 */
{
. iounit_bases = {
0xfe0200000ULL ,
0xfe1200000ULL ,
0xfe2200000ULL ,
0xfe3200000ULL ,
0xfe4200000ULL ,
},
. tcx_base = 0x820000000ULL ,
. slavio_base = 0xf00000000ULL ,
. ms_kb_base = 0xf00240000ULL ,
. serial_base = 0xf00200000ULL ,
. nvram_base = 0xf00280000ULL ,
. counter_base = 0xf00300000ULL ,
. espdma_base = 0x800081000ULL ,
. esp_base = 0x800080000ULL ,
. ledma_base = 0x800040000ULL ,
. le_base = 0x800060000ULL ,
. sbi_base = 0xf02800000ULL ,
1442
. vram_size = 0x00100000 ,
1443
1444
1445
1446
1447
1448
1449
. nvram_size = 0x2000 ,
. esp_irq = 3 ,
. le_irq = 4 ,
. clock_irq = 14 ,
. clock1_irq = 10 ,
. ms_kb_irq = 12 ,
. ser_irq = 12 ,
1450
1451
. nvram_machine_id = 0x80 ,
. machine_id = ss2000_id ,
1452
. iounit_version = 0x03000000 ,
1453
. max_mem = 0xf00000000ULL ,
1454
1455
1456
1457
. default_cpu_model = "TI SuperSparc II" ,
},
};
1458
static void sun4d_hw_init ( const struct sun4d_hwdef * hwdef , ram_addr_t RAM_size ,
1459
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
CPUState * env , * envs [ MAX_CPUS ];
unsigned int i ;
void * iounits [ MAX_IOUNITS ], * espdma , * ledma , * main_esp , * nvram , * sbi ;
qemu_irq * cpu_irqs [ MAX_CPUS ], * sbi_irq , * sbi_cpu_irq ,
* espdma_irq , * ledma_irq ;
qemu_irq * esp_reset , * le_reset ;
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
1473
int drive_index ;
1474
void * fw_cfg ;
1475
1476
1477
1478
1479
1480
1481
1482
/* init CPUs */
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
for ( i = 0 ; i < smp_cpus ; i ++ ) {
env = cpu_init ( cpu_model );
if ( ! env ) {
1483
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
exit ( 1 );
}
cpu_sparc_set_id ( env , i );
envs [ i ] = env ;
if ( i == 0 ) {
qemu_register_reset ( main_cpu_reset , env );
} else {
qemu_register_reset ( secondary_cpu_reset , env );
env -> halted = 1 ;
}
cpu_irqs [ i ] = qemu_allocate_irqs ( cpu_set_irq , envs [ i ], MAX_PILS );
env -> prom_addr = hwdef -> slavio_base ;
}
for ( i = smp_cpus ; i < MAX_CPUS ; i ++ )
cpu_irqs [ i ] = qemu_allocate_irqs ( dummy_cpu_set_irq , NULL , MAX_PILS );
/* allocate RAM */
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
1503
1504
fprintf ( stderr ,
"qemu: Too much memory for this machine: %d, maximum %d \n " ,
1505
( unsigned int )( RAM_size / ( 1024 * 1024 )),
1506
1507
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
1521
1522
( unsigned int )( hwdef -> max_mem / ( 1024 * 1024 )));
exit ( 1 );
}
cpu_register_physical_memory ( 0 , RAM_size , 0 );
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
1523
ret = load_image_targphys ( buf , hwdef -> slavio_base , PROM_SIZE_MAX );
1524
1525
1526
1527
1528
1529
1530
1531
1532
1533
1534
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
/* set up devices */
sbi = sbi_init ( hwdef -> sbi_base , & sbi_irq , & sbi_cpu_irq , cpu_irqs );
for ( i = 0 ; i < MAX_IOUNITS ; i ++ )
if ( hwdef -> iounit_bases [ i ] != ( target_phys_addr_t ) - 1 )
1535
1536
1537
iounits [ i ] = iommu_init ( hwdef -> iounit_bases [ i ],
hwdef -> iounit_version ,
sbi_irq [ hwdef -> me_irq ]);
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
1554
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
1568
1569
1570
1571
1572
1573
1574
1575
1576
1577
1578
1579
1580
espdma = sparc32_dma_init ( hwdef -> espdma_base , sbi_irq [ hwdef -> esp_irq ],
iounits [ 0 ], & espdma_irq , & esp_reset );
ledma = sparc32_dma_init ( hwdef -> ledma_base , sbi_irq [ hwdef -> le_irq ],
iounits [ 0 ], & ledma_irq , & le_reset );
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
}
nvram = m48t59_init ( sbi_irq [ 0 ], hwdef -> nvram_base , 0 ,
hwdef -> nvram_size , 8 );
slavio_timer_init_all ( hwdef -> counter_base , sbi_irq [ hwdef -> clock1_irq ],
sbi_cpu_irq , smp_cpus );
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , sbi_irq [ hwdef -> ms_kb_irq ],
nographic );
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
slavio_serial_init ( hwdef -> serial_base , sbi_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
1581
main_esp = esp_init ( hwdef -> esp_base , 2 ,
1582
1583
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
1584
1585
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
1586
1587
drive_index = drive_get_index ( IF_SCSI , 0 , i );
if ( drive_index == - 1 )
1588
continue ;
1589
esp_scsi_attach ( main_esp , drives_table [ drive_index ]. bdrv , i );
1590
1591
}
1592
1593
kernel_size = sun4m_load_kernel ( kernel_filename , initrd_filename ,
RAM_size );
1594
1595
1596
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
boot_device , RAM_size , kernel_size , graphic_width ,
1597
1598
graphic_height , graphic_depth , hwdef -> nvram_machine_id ,
"Sun4d" );
1599
1600
1601
fw_cfg = fw_cfg_init ( 0 , 0 , CFG_ADDR , CFG_ADDR + 2 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
1602
1603
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
1604
1605
1606
}
/* SPARCserver 1000 hardware initialisation */
1607
static void ss1000_init ( ram_addr_t RAM_size , int vga_ram_size ,
1608
1609
1610
1611
1612
1613
1614
1615
1616
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4d_hw_init ( & sun4d_hwdefs [ 0 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCcenter 2000 hardware initialisation */
1617
static void ss2000_init ( ram_addr_t RAM_size , int vga_ram_size ,
1618
1619
1620
1621
1622
1623
1624
1625
1626
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4d_hw_init ( & sun4d_hwdefs [ 1 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
QEMUMachine ss1000_machine = {
1627
1628
1629
1630
. name = "SS-1000" ,
. desc = "Sun4d platform, SPARCserver 1000" ,
. init = ss1000_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1631
. nodisk_ok = 1 ,
1632
. use_scsi = 1 ,
1633
. max_cpus = 16 ,
1634
1635
1636
};
QEMUMachine ss2000_machine = {
1637
1638
1639
1640
. name = "SS-2000" ,
. desc = "Sun4d platform, SPARCcenter 2000" ,
. init = ss2000_init ,
. ram_require = PROM_SIZE_MAX + TCX_SIZE ,
1641
. nodisk_ok = 1 ,
1642
. use_scsi = 1 ,
1643
. max_cpus = 16 ,
1644
};