1
/*
2
* QEMU Sun4m & Sun4d & Sun4c System Emulator
ths
authored
18 years ago
3
*
4
* Copyright ( c ) 2003 - 2005 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
26
27
28
29
30
31
32
# include "hw.h"
# include "qemu-timer.h"
# include "sun4m.h"
# include "nvram.h"
# include "sparc32_dma.h"
# include "fdc.h"
# include "sysemu.h"
# include "net.h"
# include "boards.h"
33
# include "firmware_abi.h"
34
# include "scsi.h"
35
36
// # define DEBUG_IRQ
37
38
39
40
41
42
43
44
45
46
47
48
49
/*
* Sun4m architecture was used in the following machines :
*
* SPARCserver 6 xxMP / xx
* SPARCclassic ( SPARCclassic Server )( SPARCstation LC ) ( 4 / 15 ), SPARCclassic X ( 4 / 10 )
* SPARCstation LX / ZX ( 4 / 30 )
* SPARCstation Voyager
* SPARCstation 10 / xx , SPARCserver 10 / xx
* SPARCstation 5 , SPARCserver 5
* SPARCstation 20 / xx , SPARCserver 20
* SPARCstation 4
*
50
51
52
53
54
* Sun4d architecture was used in the following machines :
*
* SPARCcenter 2000
* SPARCserver 1000
*
55
56
57
58
59
60
61
* Sun4c architecture was used in the following machines :
* SPARCstation 1 / 1 + , SPARCserver 1 / 1 +
* SPARCstation SLC
* SPARCstation IPC
* SPARCstation ELC
* SPARCstation IPX
*
62
63
64
* See for example : http :// www . sunhelp . org / faq / sunref1 . html
*/
65
66
67
68
69
70
71
# ifdef DEBUG_IRQ
# define DPRINTF ( fmt , args ...) \
do { printf ( "CPUIRQ: " fmt , ## args ); } while ( 0 )
# else
# define DPRINTF ( fmt , args ...)
# endif
72
# define KERNEL_LOAD_ADDR 0x00004000
73
# define CMDLINE_ADDR 0x007ff000
74
# define INITRD_LOAD_ADDR 0x00800000
75
# define PROM_SIZE_MAX ( 512 * 1024 )
76
# define PROM_VADDR 0xffd00000
77
# define PROM_FILENAME "openbios-sparc32"
78
79
# define MAX_CPUS 16
80
# define MAX_PILS 16
81
82
struct hwdef {
83
84
85
target_phys_addr_t iommu_base , slavio_base ;
target_phys_addr_t intctl_base , counter_base , nvram_base , ms_kb_base ;
target_phys_addr_t serial_base , fd_base ;
86
target_phys_addr_t idreg_base , dma_base , esp_base , le_base ;
87
target_phys_addr_t tcx_base , cs_base , apc_base , aux1_base , aux2_base ;
88
89
target_phys_addr_t ecc_base ;
uint32_t ecc_version ;
90
target_phys_addr_t sun4c_intctl_base , sun4c_counter_base ;
91
long vram_size , nvram_size ;
92
// IRQ numbers are not PIL ones , but master interrupt controller
93
// register bit numbers
94
int intctl_g_intr , esp_irq , le_irq , clock_irq , clock1_irq ;
95
int ser_irq , ms_kb_irq , fd_irq , me_irq , cs_irq , ecc_irq ;
96
int machine_id ; // For NVRAM
97
uint32_t iommu_version ;
98
uint32_t intbit_to_level [ 32 ];
99
100
uint64_t max_mem ;
const char * const default_cpu_model ;
101
102
};
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
# define MAX_IOUNITS 5
struct sun4d_hwdef {
target_phys_addr_t iounit_bases [ MAX_IOUNITS ], slavio_base ;
target_phys_addr_t counter_base , nvram_base , ms_kb_base ;
target_phys_addr_t serial_base ;
target_phys_addr_t espdma_base , esp_base ;
target_phys_addr_t ledma_base , le_base ;
target_phys_addr_t tcx_base ;
target_phys_addr_t sbi_base ;
unsigned long vram_size , nvram_size ;
// IRQ numbers are not PIL ones , but SBI register bit numbers
int esp_irq , le_irq , clock_irq , clock1_irq ;
int ser_irq , ms_kb_irq , me_irq ;
int machine_id ; // For NVRAM
uint32_t iounit_version ;
uint64_t max_mem ;
const char * const default_cpu_model ;
};
123
124
125
126
127
128
129
/* TSC handling */
uint64_t cpu_get_tsc ()
{
return qemu_get_clock ( vm_clock );
}
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
int DMA_get_channel_mode ( int nchan )
{
return 0 ;
}
int DMA_read_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
int DMA_write_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
void DMA_hold_DREQ ( int nchan ) {}
void DMA_release_DREQ ( int nchan ) {}
void DMA_schedule ( int nchan ) {}
void DMA_run ( void ) {}
void DMA_init ( int high_page_enable ) {}
void DMA_register_channel ( int nchan ,
DMA_transfer_handler transfer_handler ,
void * opaque )
{
}
extern int nographic ;
155
static void nvram_init ( m48t59_t * nvram , uint8_t * macaddr , const char * cmdline ,
156
const char * boot_devices , uint32_t RAM_size ,
157
158
uint32_t kernel_size ,
int width , int height , int depth ,
159
int machine_id , const char * arch )
160
{
161
unsigned int i ;
162
uint32_t start , end ;
163
164
165
166
167
168
uint8_t image [ 0x1ff0 ];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
struct sparc_arch_cfg * sparc_header ;
struct OpenBIOS_nvpart_v1 * part_header ;
memset ( image , '\0' , sizeof ( image ));
169
170
// Try to match PPC NVRAM
171
172
173
174
175
176
strcpy ( header -> struct_ident , "QEMU_BIOS" );
header -> struct_version = cpu_to_be32 ( 3 ); /* structure v3 */
header -> nvram_size = cpu_to_be16 ( 0x2000 );
header -> nvram_arch_ptr = cpu_to_be16 ( sizeof ( ohwcfg_v3_t ));
header -> nvram_arch_size = cpu_to_be16 ( sizeof ( struct sparc_arch_cfg ));
177
strcpy ( header -> arch , arch );
178
179
180
181
182
183
184
header -> nb_cpus = smp_cpus & 0xff ;
header -> RAM0_base = 0 ;
header -> RAM0_size = cpu_to_be64 (( uint64_t ) RAM_size );
strcpy ( header -> boot_devices , boot_devices );
header -> nboot_devices = strlen ( boot_devices ) & 0xff ;
header -> kernel_image = cpu_to_be64 (( uint64_t ) KERNEL_LOAD_ADDR );
header -> kernel_size = cpu_to_be64 (( uint64_t ) kernel_size );
185
if ( cmdline ) {
186
strcpy ( phys_ram_base + CMDLINE_ADDR , cmdline );
187
188
header -> cmdline = cpu_to_be64 (( uint64_t ) CMDLINE_ADDR );
header -> cmdline_size = cpu_to_be64 (( uint64_t ) strlen ( cmdline ));
189
}
190
191
192
193
194
195
196
197
198
199
200
201
202
203
// XXX add initrd_image , initrd_size
header -> width = cpu_to_be16 ( width );
header -> height = cpu_to_be16 ( height );
header -> depth = cpu_to_be16 ( depth );
if ( nographic )
header -> graphic_flags = cpu_to_be16 ( OHW_GF_NOGRAPHICS );
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
// Architecture specific header
start = sizeof ( ohwcfg_v3_t );
sparc_header = ( struct sparc_arch_cfg * ) & image [ start ];
sparc_header -> valid = 0 ;
start += sizeof ( struct sparc_arch_cfg );
204
205
206
// OpenBIOS nvram variables
// Variable partition
207
208
209
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_SYSTEM ;
strcpy ( part_header -> name , "system" );
210
211
end = start + sizeof ( struct OpenBIOS_nvpart_v1 );
212
for ( i = 0 ; i < nb_prom_envs ; i ++ )
213
214
215
216
end = OpenBIOS_set_var ( image , end , prom_envs [ i ]);
// End marker
image [ end ++ ] = '\0' ;
217
218
end = start + (( end - start + 15 ) & ~ 15 );
219
OpenBIOS_finish_partition ( part_header , end - start );
220
221
222
// free partition
start = end ;
223
224
225
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_FREE ;
strcpy ( part_header -> name , "free" );
226
227
end = 0x1fd0 ;
228
229
230
231
232
233
OpenBIOS_finish_partition ( part_header , end - start );
Sun_init_header (( struct Sun_nvram * ) & image [ 0x1fd8 ], macaddr , machine_id );
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
234
235
236
237
238
239
}
static void * slavio_intctl ;
void pic_info ()
{
240
241
if ( slavio_intctl )
slavio_pic_info ( slavio_intctl );
242
243
244
245
}
void irq_info ()
{
246
247
if ( slavio_intctl )
slavio_irq_info ( slavio_intctl );
248
249
}
250
251
252
253
254
255
256
257
258
259
260
void cpu_check_irqs ( CPUState * env )
{
if ( env -> pil_in && ( env -> interrupt_index == 0 ||
( env -> interrupt_index & ~ 15 ) == TT_EXTINT )) {
unsigned int i ;
for ( i = 15 ; i > 0 ; i -- ) {
if ( env -> pil_in & ( 1 << i )) {
int old_interrupt = env -> interrupt_index ;
env -> interrupt_index = TT_EXTINT | i ;
261
262
if ( old_interrupt != env -> interrupt_index ) {
DPRINTF ( "Set CPU IRQ %d \n " , i );
263
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
264
}
265
266
267
268
break ;
}
}
} else if ( ! env -> pil_in && ( env -> interrupt_index & ~ 15 ) == TT_EXTINT ) {
269
DPRINTF ( "Reset CPU IRQ %d \n " , env -> interrupt_index & 15 );
270
271
272
273
274
env -> interrupt_index = 0 ;
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
}
}
275
276
277
278
279
280
281
static void cpu_set_irq ( void * opaque , int irq , int level )
{
CPUState * env = opaque ;
if ( level ) {
DPRINTF ( "Raise CPU IRQ %d \n " , irq );
env -> halted = 0 ;
282
283
env -> pil_in |= 1 << irq ;
cpu_check_irqs ( env );
284
285
} else {
DPRINTF ( "Lower CPU IRQ %d \n " , irq );
286
287
env -> pil_in &= ~ ( 1 << irq );
cpu_check_irqs ( env );
288
289
290
291
292
293
294
}
}
static void dummy_cpu_set_irq ( void * opaque , int irq , int level )
{
}
295
296
297
298
299
300
301
static void * slavio_misc ;
void qemu_system_powerdown ( void )
{
slavio_set_power_fail ( slavio_misc , 1 );
}
302
303
304
static void main_cpu_reset ( void * opaque )
{
CPUState * env = opaque ;
305
306
307
308
309
310
311
312
313
cpu_reset ( env );
env -> halted = 0 ;
}
static void secondary_cpu_reset ( void * opaque )
{
CPUState * env = opaque ;
314
cpu_reset ( env );
315
env -> halted = 1 ;
316
317
}
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
static unsigned long sun4m_load_kernel ( const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename )
{
int linux_boot ;
unsigned int i ;
long initrd_size , kernel_size ;
linux_boot = ( kernel_filename != NULL );
kernel_size = 0 ;
if ( linux_boot ) {
kernel_size = load_elf ( kernel_filename , - 0xf0000000ULL , NULL , NULL ,
NULL );
if ( kernel_size < 0 )
kernel_size = load_aout ( kernel_filename , phys_ram_base + KERNEL_LOAD_ADDR );
if ( kernel_size < 0 )
kernel_size = load_image ( kernel_filename , phys_ram_base + KERNEL_LOAD_ADDR );
if ( kernel_size < 0 ) {
fprintf ( stderr , "qemu: could not load kernel '%s' \n " ,
kernel_filename );
exit ( 1 );
}
/* load initrd */
initrd_size = 0 ;
if ( initrd_filename ) {
initrd_size = load_image ( initrd_filename , phys_ram_base + INITRD_LOAD_ADDR );
if ( initrd_size < 0 ) {
fprintf ( stderr , "qemu: could not load initial ram disk '%s' \n " ,
initrd_filename );
exit ( 1 );
}
}
if ( initrd_size > 0 ) {
for ( i = 0 ; i < 64 * TARGET_PAGE_SIZE ; i += TARGET_PAGE_SIZE ) {
if ( ldl_raw ( phys_ram_base + KERNEL_LOAD_ADDR + i )
== 0x48647253 ) { // HdrS
stl_raw ( phys_ram_base + KERNEL_LOAD_ADDR + i + 16 , INITRD_LOAD_ADDR );
stl_raw ( phys_ram_base + KERNEL_LOAD_ADDR + i + 20 , initrd_size );
break ;
}
}
}
}
return kernel_size ;
}
static void sun4m_hw_init ( const struct hwdef * hwdef , int RAM_size ,
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
371
372
{
373
CPUState * env , * envs [ MAX_CPUS ];
374
unsigned int i ;
375
void * iommu , * espdma , * ledma , * main_esp , * nvram ;
376
qemu_irq * cpu_irqs [ MAX_CPUS ], * slavio_irq , * slavio_cpu_irq ,
377
* espdma_irq , * ledma_irq ;
378
qemu_irq * esp_reset , * le_reset ;
379
380
381
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
ths
authored
17 years ago
382
383
BlockDriverState * fd [ MAX_FD ];
int index ;
384
385
/* init CPUs */
386
387
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
388
389
for ( i = 0 ; i < smp_cpus ; i ++ ) {
390
391
env = cpu_init ( cpu_model );
if ( ! env ) {
392
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
393
394
395
exit ( 1 );
}
cpu_sparc_set_id ( env , i );
396
envs [ i ] = env ;
397
398
399
400
if ( i == 0 ) {
qemu_register_reset ( main_cpu_reset , env );
} else {
qemu_register_reset ( secondary_cpu_reset , env );
401
env -> halted = 1 ;
402
}
403
register_savevm ( "cpu" , i , 3 , cpu_save , cpu_load , env );
404
cpu_irqs [ i ] = qemu_allocate_irqs ( cpu_set_irq , envs [ i ], MAX_PILS );
405
env -> prom_addr = hwdef -> slavio_base ;
406
}
407
408
409
410
for ( i = smp_cpus ; i < MAX_CPUS ; i ++ )
cpu_irqs [ i ] = qemu_allocate_irqs ( dummy_cpu_set_irq , NULL , MAX_PILS );
411
412
/* allocate RAM */
413
414
415
416
417
418
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
fprintf ( stderr , "qemu: Too much memory for this machine: %d, maximum %d \n " ,
( unsigned int ) RAM_size / ( 1024 * 1024 ),
( unsigned int )( hwdef -> max_mem / ( 1024 * 1024 )));
exit ( 1 );
}
419
cpu_register_physical_memory ( 0 , RAM_size , 0 );
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
ret = load_image ( buf , phys_ram_base + prom_offset );
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
439
prom_offset += ( ret + TARGET_PAGE_SIZE - 1 ) & TARGET_PAGE_MASK ;
440
441
/* set up devices */
442
slavio_intctl = slavio_intctl_init ( hwdef -> intctl_base ,
443
hwdef -> intctl_base + 0x10000ULL ,
444
& hwdef -> intbit_to_level [ 0 ],
445
& slavio_irq , & slavio_cpu_irq ,
446
cpu_irqs ,
447
hwdef -> clock_irq );
448
449
450
451
452
453
454
455
if ( hwdef -> idreg_base != ( target_phys_addr_t ) - 1 ) {
stl_raw ( phys_ram_base + prom_offset , 0xfe810103 );
cpu_register_physical_memory ( hwdef -> idreg_base , sizeof ( uint32_t ),
prom_offset | IO_MEM_ROM );
}
456
457
458
iommu = iommu_init ( hwdef -> iommu_base , hwdef -> iommu_version ,
slavio_irq [ hwdef -> me_irq ]);
459
espdma = sparc32_dma_init ( hwdef -> dma_base , slavio_irq [ hwdef -> esp_irq ],
460
461
iommu , & espdma_irq , & esp_reset );
462
ledma = sparc32_dma_init ( hwdef -> dma_base + 16ULL ,
463
464
slavio_irq [ hwdef -> le_irq ], iommu , & ledma_irq ,
& le_reset );
465
466
467
468
469
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
470
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
471
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
472
473
474
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
475
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
476
477
478
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
479
480
481
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
482
}
483
484
485
nvram = m48t59_init ( slavio_irq [ 0 ], hwdef -> nvram_base , 0 ,
hwdef -> nvram_size , 8 );
486
487
slavio_timer_init_all ( hwdef -> counter_base , slavio_irq [ hwdef -> clock1_irq ],
488
slavio_cpu_irq , smp_cpus );
489
490
491
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , slavio_irq [ hwdef -> ms_kb_irq ],
nographic );
492
493
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
494
495
slavio_serial_init ( hwdef -> serial_base , slavio_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
496
ths
authored
17 years ago
497
498
if ( hwdef -> fd_base != ( target_phys_addr_t ) - 1 ) {
/* there is zero or one floppy drive */
499
memset ( fd , 0 , sizeof ( fd ));
ths
authored
17 years ago
500
501
502
index = drive_get_index ( IF_FLOPPY , 0 , 0 );
if ( index != - 1 )
fd [ 0 ] = drives_table [ index ]. bdrv ;
503
ths
authored
17 years ago
504
505
506
507
508
509
510
511
sun4m_fdctrl_init ( slavio_irq [ hwdef -> fd_irq ], hwdef -> fd_base , fd );
}
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
512
513
514
main_esp = esp_init ( hwdef -> esp_base ,
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
ths
authored
18 years ago
515
ths
authored
17 years ago
516
517
518
519
520
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
index = drive_get_index ( IF_SCSI , 0 , i );
if ( index == - 1 )
continue ;
esp_scsi_attach ( main_esp , drives_table [ index ]. bdrv , i );
ths
authored
18 years ago
521
522
}
523
524
525
slavio_misc = slavio_misc_init ( hwdef -> slavio_base , hwdef -> apc_base ,
hwdef -> aux1_base , hwdef -> aux2_base ,
slavio_irq [ hwdef -> me_irq ], envs [ 0 ]);
526
if ( hwdef -> cs_base != ( target_phys_addr_t ) - 1 )
527
cs_init ( hwdef -> cs_base , hwdef -> cs_irq , slavio_intctl );
528
529
530
kernel_size = sun4m_load_kernel ( kernel_filename , kernel_cmdline ,
initrd_filename );
531
532
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
533
boot_device , RAM_size , kernel_size , graphic_width ,
534
graphic_height , graphic_depth , hwdef -> machine_id , "Sun4m" );
535
536
if ( hwdef -> ecc_base != ( target_phys_addr_t ) - 1 )
537
538
ecc_init ( hwdef -> ecc_base , slavio_irq [ hwdef -> ecc_irq ],
hwdef -> ecc_version );
539
540
}
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
static void sun4c_hw_init ( const struct hwdef * hwdef , int RAM_size ,
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
CPUState * env ;
unsigned int i ;
void * iommu , * espdma , * ledma , * main_esp , * nvram ;
qemu_irq * cpu_irqs , * slavio_irq , * espdma_irq , * ledma_irq ;
qemu_irq * esp_reset , * le_reset ;
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
BlockDriverState * fd [ MAX_FD ];
int index ;
/* init CPU */
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
env = cpu_init ( cpu_model );
if ( ! env ) {
564
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
565
566
567
568
569
570
571
572
exit ( 1 );
}
cpu_sparc_set_id ( env , 0 );
qemu_register_reset ( main_cpu_reset , env );
register_savevm ( "cpu" , 0 , 3 , cpu_save , cpu_load , env );
cpu_irqs = qemu_allocate_irqs ( cpu_set_irq , env , MAX_PILS );
573
env -> prom_addr = hwdef -> slavio_base ;
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
/* allocate RAM */
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
fprintf ( stderr , "qemu: Too much memory for this machine: %d, maximum %d \n " ,
( unsigned int ) RAM_size / ( 1024 * 1024 ),
( unsigned int ) hwdef -> max_mem / ( 1024 * 1024 ));
exit ( 1 );
}
cpu_register_physical_memory ( 0 , RAM_size , 0 );
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
ret = load_image ( buf , phys_ram_base + prom_offset );
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
prom_offset += ( ret + TARGET_PAGE_SIZE - 1 ) & TARGET_PAGE_MASK ;
/* set up devices */
slavio_intctl = sun4c_intctl_init ( hwdef -> sun4c_intctl_base ,
& slavio_irq , cpu_irqs );
608
609
iommu = iommu_init ( hwdef -> iommu_base , hwdef -> iommu_version ,
slavio_irq [ hwdef -> me_irq ]);
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
espdma = sparc32_dma_init ( hwdef -> dma_base , slavio_irq [ hwdef -> esp_irq ],
iommu , & espdma_irq , & esp_reset );
ledma = sparc32_dma_init ( hwdef -> dma_base + 16ULL ,
slavio_irq [ hwdef -> le_irq ], iommu , & ledma_irq ,
& le_reset );
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
}
nvram = m48t59_init ( slavio_irq [ 0 ], hwdef -> nvram_base , 0 ,
637
hwdef -> nvram_size , 2 );
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , slavio_irq [ hwdef -> ms_kb_irq ],
nographic );
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
slavio_serial_init ( hwdef -> serial_base , slavio_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
if ( hwdef -> fd_base != ( target_phys_addr_t ) - 1 ) {
/* there is zero or one floppy drive */
fd [ 1 ] = fd [ 0 ] = NULL ;
index = drive_get_index ( IF_FLOPPY , 0 , 0 );
if ( index != - 1 )
fd [ 0 ] = drives_table [ index ]. bdrv ;
sun4m_fdctrl_init ( slavio_irq [ hwdef -> fd_irq ], hwdef -> fd_base , fd );
}
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
661
662
663
main_esp = esp_init ( hwdef -> esp_base ,
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
664
665
666
667
668
669
670
671
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
index = drive_get_index ( IF_SCSI , 0 , i );
if ( index == - 1 )
continue ;
esp_scsi_attach ( main_esp , drives_table [ index ]. bdrv , i );
}
672
673
674
675
slavio_misc = slavio_misc_init ( - 1 , hwdef -> apc_base ,
hwdef -> aux1_base , hwdef -> aux2_base ,
slavio_irq [ hwdef -> me_irq ], env );
676
677
678
679
680
681
682
683
kernel_size = sun4m_load_kernel ( kernel_filename , kernel_cmdline ,
initrd_filename );
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
boot_device , RAM_size , kernel_size , graphic_width ,
graphic_height , graphic_depth , hwdef -> machine_id , "Sun4c" );
}
684
685
686
687
688
689
static const struct hwdef hwdefs [] = {
/* SS-5 */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = 0x6c000000 ,
690
. slavio_base = 0x70000000 ,
691
692
693
694
695
696
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
697
. idreg_base = 0x78000000 ,
698
699
700
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
701
. apc_base = 0x6a000000 ,
702
703
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
704
. ecc_base = - 1 ,
705
706
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
707
708
709
710
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
711
. clock_irq = 7 ,
712
713
714
715
716
717
718
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = 5 ,
. machine_id = 0x80 ,
719
. iommu_version = 0x05000000 ,
720
. intbit_to_level = {
721
722
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
723
},
724
725
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
726
727
728
},
/* SS-10 */
{
729
730
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
731
. cs_base = - 1 ,
732
733
734
735
736
737
738
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = 0xff1700000ULL ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
739
. idreg_base = 0xef0000000ULL ,
740
741
742
. dma_base = 0xef0400000ULL ,
. esp_base = 0xef0800000ULL ,
. le_base = 0xef0c00000ULL ,
743
. apc_base = 0xefa000000ULL , // XXX should not exist
744
745
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL ,
746
747
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x10000000 , // version 0 , implementation 1
748
749
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
750
751
752
753
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
754
. clock_irq = 7 ,
755
756
757
758
759
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
760
. cs_irq = - 1 ,
761
. ecc_irq = 28 ,
762
. machine_id = 0x72 ,
763
. iommu_version = 0x03000000 ,
764
. intbit_to_level = {
765
766
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
767
},
768
769
. max_mem = 0xffffffff , // XXX actually first 62 GB ok
. default_cpu_model = "TI SuperSparc II" ,
770
},
771
772
773
774
775
776
777
778
779
780
781
782
/* SS-600MP */
{
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
. cs_base = - 1 ,
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = - 1 ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
783
. idreg_base = - 1 ,
784
785
786
. dma_base = 0xef0081000ULL ,
. esp_base = 0xef0080000ULL ,
. le_base = 0xef0060000ULL ,
787
. apc_base = 0xefa000000ULL , // XXX should not exist
788
789
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL , // XXX should not exist
790
791
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x00000000 , // version 0 , implementation 0
792
793
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
794
795
796
797
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
798
. clock_irq = 7 ,
799
800
801
802
803
804
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
805
. ecc_irq = 28 ,
806
. machine_id = 0x71 ,
807
. iommu_version = 0x01000000 ,
808
809
810
811
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
812
813
. max_mem = 0xffffffff , // XXX actually first 62 GB ok
. default_cpu_model = "TI SuperSparc II" ,
814
},
815
816
817
818
819
820
821
822
823
824
825
826
/* SS-20 */
{
. iommu_base = 0xfe0000000ULL ,
. tcx_base = 0xe20000000ULL ,
. cs_base = - 1 ,
. slavio_base = 0xff0000000ULL ,
. ms_kb_base = 0xff1000000ULL ,
. serial_base = 0xff1100000ULL ,
. nvram_base = 0xff1200000ULL ,
. fd_base = 0xff1700000ULL ,
. counter_base = 0xff1300000ULL ,
. intctl_base = 0xff1400000ULL ,
827
. idreg_base = 0xef0000000ULL ,
828
829
830
. dma_base = 0xef0400000ULL ,
. esp_base = 0xef0800000ULL ,
. le_base = 0xef0c00000ULL ,
831
. apc_base = 0xefa000000ULL , // XXX should not exist
832
833
. aux1_base = 0xff1800000ULL ,
. aux2_base = 0xff1a01000ULL ,
834
835
. ecc_base = 0xf00000000ULL ,
. ecc_version = 0x20000000 , // version 0 , implementation 2
836
837
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
838
839
840
841
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
842
. clock_irq = 7 ,
843
844
845
846
847
848
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
849
. ecc_irq = 28 ,
850
851
852
853
854
855
856
857
858
. machine_id = 0x72 ,
. iommu_version = 0x13000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0xffffffff , // XXX actually first 62 GB ok
. default_cpu_model = "TI SuperSparc II" ,
},
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
/* SS-2 */
{
. iommu_base = 0xf8000000 ,
. tcx_base = 0xfe000000 ,
. cs_base = - 1 ,
. slavio_base = 0xf6000000 ,
. ms_kb_base = 0xf0000000 ,
. serial_base = 0xf1000000 ,
. nvram_base = 0xf2000000 ,
. fd_base = 0xf7200000 ,
. counter_base = - 1 ,
. intctl_base = - 1 ,
. dma_base = 0xf8400000 ,
. esp_base = 0xf8800000 ,
. le_base = 0xf8c00000 ,
874
875
876
. apc_base = - 1 ,
. aux1_base = 0xf7400003 ,
. aux2_base = - 1 ,
877
878
879
. sun4c_intctl_base = 0xf5000000 ,
. sun4c_counter_base = 0xf3000000 ,
. vram_size = 0x00100000 ,
880
. nvram_size = 0x800 ,
881
882
883
884
885
886
887
888
889
890
891
892
893
. esp_irq = 2 ,
. le_irq = 3 ,
. clock_irq = 5 ,
. clock1_irq = 7 ,
. ms_kb_irq = 1 ,
. ser_irq = 1 ,
. fd_irq = 1 ,
. me_irq = 1 ,
. cs_irq = - 1 ,
. machine_id = 0x55 ,
. max_mem = 0x10000000 ,
. default_cpu_model = "Cypress CY7C601" ,
},
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
/* Voyager */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x71300000 , // pmc
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
. machine_id = 0x80 ,
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
},
/* LX */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = - 1 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
. machine_id = 0x80 ,
. iommu_version = 0x04000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
/* SS-4 */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = 0x6c000000 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = 5 ,
. machine_id = 0x80 ,
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "Fujitsu MB86904" ,
},
/* SPARCClassic */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 ,
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
. machine_id = 0x80 ,
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
/* SPARCbook */
{
. iommu_base = 0x10000000 ,
. tcx_base = 0x50000000 , // XXX
. cs_base = - 1 ,
. slavio_base = 0x70000000 ,
. ms_kb_base = 0x71000000 ,
. serial_base = 0x71100000 ,
. nvram_base = 0x71200000 ,
. fd_base = 0x71400000 ,
. counter_base = 0x71d00000 ,
. intctl_base = 0x71e00000 ,
. idreg_base = 0x78000000 ,
. dma_base = 0x78400000 ,
. esp_base = 0x78800000 ,
. le_base = 0x78c00000 ,
. apc_base = 0x6a000000 ,
. aux1_base = 0x71900000 ,
. aux2_base = 0x71910000 ,
. ecc_base = - 1 ,
. sun4c_intctl_base = - 1 ,
. sun4c_counter_base = - 1 ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 18 ,
. le_irq = 16 ,
. clock_irq = 7 ,
. clock1_irq = 19 ,
. ms_kb_irq = 14 ,
. ser_irq = 15 ,
. fd_irq = 22 ,
. me_irq = 30 ,
. cs_irq = - 1 ,
. machine_id = 0x80 ,
. iommu_version = 0x05000000 ,
. intbit_to_level = {
2 , 3 , 5 , 7 , 9 , 11 , 0 , 14 , 3 , 5 , 7 , 9 , 11 , 13 , 12 , 12 ,
6 , 0 , 4 , 10 , 8 , 0 , 11 , 0 , 0 , 0 , 0 , 0 , 15 , 0 , 15 , 0 ,
},
. max_mem = 0x10000000 ,
. default_cpu_model = "TI MicroSparc I" ,
},
1104
1105
1106
};
/* SPARCstation 5 hardware initialisation */
1107
1108
1109
1110
static void ss5_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
1111
{
1112
1113
sun4m_hw_init ( & hwdefs [ 0 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1114
}
1115
1116
/* SPARCstation 10 hardware initialisation */
1117
1118
1119
1120
static void ss10_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
1121
{
1122
1123
sun4m_hw_init ( & hwdefs [ 1 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1124
1125
}
1126
/* SPARCserver 600MP hardware initialisation */
1127
1128
static void ss600mp_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
1129
1130
1131
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
1132
1133
sun4m_hw_init ( & hwdefs [ 2 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
1134
1135
}
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
/* SPARCstation 20 hardware initialisation */
static void ss20_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 3 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
/* SPARCstation 2 hardware initialisation */
static void ss2_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4c_hw_init ( & hwdefs [ 4 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
/* SPARCstation Voyager hardware initialisation */
static void vger_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 5 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCstation LX hardware initialisation */
static void ss_lx_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 6 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCstation 4 hardware initialisation */
static void ss4_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 7 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCClassic hardware initialisation */
static void scls_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 8 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCbook hardware initialisation */
static void sbook_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4m_hw_init ( & hwdefs [ 9 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
1206
1207
1208
1209
QEMUMachine ss5_machine = {
"SS-5" ,
"Sun4m platform, SPARCstation 5" ,
ss5_init ,
1210
};
1211
1212
1213
1214
1215
1216
QEMUMachine ss10_machine = {
"SS-10" ,
"Sun4m platform, SPARCstation 10" ,
ss10_init ,
};
1217
1218
1219
1220
1221
1222
QEMUMachine ss600mp_machine = {
"SS-600MP" ,
"Sun4m platform, SPARCserver 600MP" ,
ss600mp_init ,
};
1223
1224
1225
1226
1227
1228
1229
QEMUMachine ss20_machine = {
"SS-20" ,
"Sun4m platform, SPARCstation 20" ,
ss20_init ,
};
1230
1231
1232
1233
1234
QEMUMachine ss2_machine = {
"SS-2" ,
"Sun4c platform, SPARCstation 2" ,
ss2_init ,
};
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
QEMUMachine voyager_machine = {
"Voyager" ,
"Sun4m platform, SPARCstation Voyager" ,
vger_init ,
};
QEMUMachine ss_lx_machine = {
"LX" ,
"Sun4m platform, SPARCstation LX" ,
ss_lx_init ,
};
QEMUMachine ss4_machine = {
"SS-4" ,
"Sun4m platform, SPARCstation 4" ,
ss4_init ,
};
QEMUMachine scls_machine = {
"SPARCClassic" ,
"Sun4m platform, SPARCClassic" ,
scls_init ,
};
QEMUMachine sbook_machine = {
"SPARCbook" ,
"Sun4m platform, SPARCbook" ,
sbook_init ,
};
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
static const struct sun4d_hwdef sun4d_hwdefs [] = {
/* SS-1000 */
{
. iounit_bases = {
0xfe0200000ULL ,
0xfe1200000ULL ,
0xfe2200000ULL ,
0xfe3200000ULL ,
- 1 ,
},
. tcx_base = 0x820000000ULL ,
. slavio_base = 0xf00000000ULL ,
. ms_kb_base = 0xf00240000ULL ,
. serial_base = 0xf00200000ULL ,
. nvram_base = 0xf00280000ULL ,
. counter_base = 0xf00300000ULL ,
. espdma_base = 0x800081000ULL ,
. esp_base = 0x800080000ULL ,
. ledma_base = 0x800040000ULL ,
. le_base = 0x800060000ULL ,
. sbi_base = 0xf02800000ULL ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 3 ,
. le_irq = 4 ,
. clock_irq = 14 ,
. clock1_irq = 10 ,
. ms_kb_irq = 12 ,
. ser_irq = 12 ,
. machine_id = 0x80 ,
. iounit_version = 0x03000000 ,
. max_mem = 0xffffffff , // XXX actually first 62 GB ok
. default_cpu_model = "TI SuperSparc II" ,
},
/* SS-2000 */
{
. iounit_bases = {
0xfe0200000ULL ,
0xfe1200000ULL ,
0xfe2200000ULL ,
0xfe3200000ULL ,
0xfe4200000ULL ,
},
. tcx_base = 0x820000000ULL ,
. slavio_base = 0xf00000000ULL ,
. ms_kb_base = 0xf00240000ULL ,
. serial_base = 0xf00200000ULL ,
. nvram_base = 0xf00280000ULL ,
. counter_base = 0xf00300000ULL ,
. espdma_base = 0x800081000ULL ,
. esp_base = 0x800080000ULL ,
. ledma_base = 0x800040000ULL ,
. le_base = 0x800060000ULL ,
. sbi_base = 0xf02800000ULL ,
. vram_size = 0x00100000 ,
. nvram_size = 0x2000 ,
. esp_irq = 3 ,
. le_irq = 4 ,
. clock_irq = 14 ,
. clock1_irq = 10 ,
. ms_kb_irq = 12 ,
. ser_irq = 12 ,
. machine_id = 0x80 ,
. iounit_version = 0x03000000 ,
. max_mem = 0xffffffff , // XXX actually first 62 GB ok
. default_cpu_model = "TI SuperSparc II" ,
},
};
static void sun4d_hw_init ( const struct sun4d_hwdef * hwdef , int RAM_size ,
const char * boot_device ,
DisplayState * ds , const char * kernel_filename ,
const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
CPUState * env , * envs [ MAX_CPUS ];
unsigned int i ;
void * iounits [ MAX_IOUNITS ], * espdma , * ledma , * main_esp , * nvram , * sbi ;
qemu_irq * cpu_irqs [ MAX_CPUS ], * sbi_irq , * sbi_cpu_irq ,
* espdma_irq , * ledma_irq ;
qemu_irq * esp_reset , * le_reset ;
unsigned long prom_offset , kernel_size ;
int ret ;
char buf [ 1024 ];
int index ;
/* init CPUs */
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
for ( i = 0 ; i < smp_cpus ; i ++ ) {
env = cpu_init ( cpu_model );
if ( ! env ) {
1359
fprintf ( stderr , "qemu: Unable to find Sparc CPU definition \n " );
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
1370
1371
1372
1373
1374
1375
1376
1377
1378
1379
1380
1381
1382
1383
1384
1385
1386
1387
1388
1389
1390
1391
1392
1393
1394
1395
1396
1397
1398
1399
1400
1401
1402
1403
1404
1405
1406
1407
1408
1409
1410
exit ( 1 );
}
cpu_sparc_set_id ( env , i );
envs [ i ] = env ;
if ( i == 0 ) {
qemu_register_reset ( main_cpu_reset , env );
} else {
qemu_register_reset ( secondary_cpu_reset , env );
env -> halted = 1 ;
}
register_savevm ( "cpu" , i , 3 , cpu_save , cpu_load , env );
cpu_irqs [ i ] = qemu_allocate_irqs ( cpu_set_irq , envs [ i ], MAX_PILS );
env -> prom_addr = hwdef -> slavio_base ;
}
for ( i = smp_cpus ; i < MAX_CPUS ; i ++ )
cpu_irqs [ i ] = qemu_allocate_irqs ( dummy_cpu_set_irq , NULL , MAX_PILS );
/* allocate RAM */
if (( uint64_t ) RAM_size > hwdef -> max_mem ) {
fprintf ( stderr , "qemu: Too much memory for this machine: %d, maximum %d \n " ,
( unsigned int ) RAM_size / ( 1024 * 1024 ),
( unsigned int )( hwdef -> max_mem / ( 1024 * 1024 )));
exit ( 1 );
}
cpu_register_physical_memory ( 0 , RAM_size , 0 );
/* load boot prom */
prom_offset = RAM_size + hwdef -> vram_size ;
cpu_register_physical_memory ( hwdef -> slavio_base ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE - 1 ) &
TARGET_PAGE_MASK ,
prom_offset | IO_MEM_ROM );
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
ret = load_elf ( buf , hwdef -> slavio_base - PROM_VADDR , NULL , NULL , NULL );
if ( ret < 0 || ret > PROM_SIZE_MAX )
ret = load_image ( buf , phys_ram_base + prom_offset );
if ( ret < 0 || ret > PROM_SIZE_MAX ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
/* set up devices */
sbi = sbi_init ( hwdef -> sbi_base , & sbi_irq , & sbi_cpu_irq , cpu_irqs );
for ( i = 0 ; i < MAX_IOUNITS ; i ++ )
if ( hwdef -> iounit_bases [ i ] != ( target_phys_addr_t ) - 1 )
1411
1412
1413
iounits [ i ] = iommu_init ( hwdef -> iounit_bases [ i ],
hwdef -> iounit_version ,
sbi_irq [ hwdef -> me_irq ]);
1414
1415
1416
1417
1418
1419
1420
1421
1422
1423
1424
1425
1426
1427
1428
1429
1430
1431
1432
1433
1434
1435
1436
1437
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455
1456
espdma = sparc32_dma_init ( hwdef -> espdma_base , sbi_irq [ hwdef -> esp_irq ],
iounits [ 0 ], & espdma_irq , & esp_reset );
ledma = sparc32_dma_init ( hwdef -> ledma_base , sbi_irq [ hwdef -> le_irq ],
iounits [ 0 ], & ledma_irq , & le_reset );
if ( graphic_depth != 8 && graphic_depth != 24 ) {
fprintf ( stderr , "qemu: Unsupported depth: %d \n " , graphic_depth );
exit ( 1 );
}
tcx_init ( ds , hwdef -> tcx_base , phys_ram_base + RAM_size , RAM_size ,
hwdef -> vram_size , graphic_width , graphic_height , graphic_depth );
if ( nd_table [ 0 ]. model == NULL
|| strcmp ( nd_table [ 0 ]. model , "lance" ) == 0 ) {
lance_init ( & nd_table [ 0 ], hwdef -> le_base , ledma , * ledma_irq , le_reset );
} else if ( strcmp ( nd_table [ 0 ]. model , "?" ) == 0 ) {
fprintf ( stderr , "qemu: Supported NICs: lance \n " );
exit ( 1 );
} else {
fprintf ( stderr , "qemu: Unsupported NIC: %s \n " , nd_table [ 0 ]. model );
exit ( 1 );
}
nvram = m48t59_init ( sbi_irq [ 0 ], hwdef -> nvram_base , 0 ,
hwdef -> nvram_size , 8 );
slavio_timer_init_all ( hwdef -> counter_base , sbi_irq [ hwdef -> clock1_irq ],
sbi_cpu_irq , smp_cpus );
slavio_serial_ms_kbd_init ( hwdef -> ms_kb_base , sbi_irq [ hwdef -> ms_kb_irq ],
nographic );
// Slavio TTYA ( base + 4 , Linux ttyS0 ) is the first Qemu serial device
// Slavio TTYB ( base + 0 , Linux ttyS1 ) is the second Qemu serial device
slavio_serial_init ( hwdef -> serial_base , sbi_irq [ hwdef -> ser_irq ],
serial_hds [ 1 ], serial_hds [ 0 ]);
if ( drive_get_max_bus ( IF_SCSI ) > 0 ) {
fprintf ( stderr , "qemu: too many SCSI bus \n " );
exit ( 1 );
}
1457
1458
1459
main_esp = esp_init ( hwdef -> esp_base ,
espdma_memory_read , espdma_memory_write ,
espdma , * espdma_irq , esp_reset );
1460
1461
1462
1463
1464
1465
1466
1467
1468
1469
1470
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
1505
1506
for ( i = 0 ; i < ESP_MAX_DEVS ; i ++ ) {
index = drive_get_index ( IF_SCSI , 0 , i );
if ( index == - 1 )
continue ;
esp_scsi_attach ( main_esp , drives_table [ index ]. bdrv , i );
}
kernel_size = sun4m_load_kernel ( kernel_filename , kernel_cmdline ,
initrd_filename );
nvram_init ( nvram , ( uint8_t * ) & nd_table [ 0 ]. macaddr , kernel_cmdline ,
boot_device , RAM_size , kernel_size , graphic_width ,
graphic_height , graphic_depth , hwdef -> machine_id , "Sun4d" );
}
/* SPARCserver 1000 hardware initialisation */
static void ss1000_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4d_hw_init ( & sun4d_hwdefs [ 0 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
/* SPARCcenter 2000 hardware initialisation */
static void ss2000_init ( int RAM_size , int vga_ram_size ,
const char * boot_device , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4d_hw_init ( & sun4d_hwdefs [ 1 ], RAM_size , boot_device , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model );
}
QEMUMachine ss1000_machine = {
"SS-1000" ,
"Sun4d platform, SPARCserver 1000" ,
ss1000_init ,
};
QEMUMachine ss2000_machine = {
"SS-2000" ,
"Sun4d platform, SPARCcenter 2000" ,
ss2000_init ,
};