1
/*
2
* QEMU Sun4u / Sun4v System Emulator
ths
authored
18 years ago
3
*
4
* Copyright ( c ) 2005 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
26
27
28
29
30
31
32
# include "hw.h"
# include "pci.h"
# include "pc.h"
# include "nvram.h"
# include "fdc.h"
# include "net.h"
# include "qemu-timer.h"
# include "sysemu.h"
# include "boards.h"
33
# include "firmware_abi.h"
34
# include "fw_cfg.h"
35
36
37
38
39
40
41
42
43
44
// # define DEBUG_IRQ
# ifdef DEBUG_IRQ
# define DPRINTF ( fmt , args ...) \
do { printf ( "CPUIRQ: " fmt , ## args ); } while ( 0 )
# else
# define DPRINTF ( fmt , args ...)
# endif
45
46
47
# define KERNEL_LOAD_ADDR 0x00404000
# define CMDLINE_ADDR 0x003ff000
# define INITRD_LOAD_ADDR 0x00300000
48
# define PROM_SIZE_MAX ( 4 * 1024 * 1024 )
49
# define PROM_VADDR 0x000ffd00000ULL
50
# define APB_SPECIAL_BASE 0x1fe00000000ULL
51
52
53
# define APB_MEM_BASE 0x1ff00000000ULL
# define VGA_BASE ( APB_MEM_BASE + 0x400000ULL )
# define PROM_FILENAME "openbios-sparc64"
54
# define NVRAM_SIZE 0x2000
ths
authored
17 years ago
55
# define MAX_IDE_BUS 2
56
# define BIOS_CFG_IOPORT 0x510
57
58
59
# define MAX_PILS 16
60
61
62
# define TICK_INT_DIS 0x8000000000000000ULL
# define TICK_MAX 0x7fffffffffffffffULL
63
64
struct hwdef {
const char * const default_cpu_model ;
65
uint16_t machine_id ;
66
67
uint64_t prom_addr ;
uint64_t console_serial_base ;
68
69
};
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
int DMA_get_channel_mode ( int nchan )
{
return 0 ;
}
int DMA_read_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
int DMA_write_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
void DMA_hold_DREQ ( int nchan ) {}
void DMA_release_DREQ ( int nchan ) {}
void DMA_schedule ( int nchan ) {}
void DMA_init ( int high_page_enable ) {}
void DMA_register_channel ( int nchan ,
DMA_transfer_handler transfer_handler ,
void * opaque )
{
}
92
static int fw_cfg_boot_set ( void * opaque , const char * boot_device )
93
{
94
fw_cfg_add_i16 ( opaque , FW_CFG_BOOT_DEVICE , boot_device [ 0 ]);
95
96
97
return 0 ;
}
98
static int sun4u_NVRAM_set_params ( m48t59_t * nvram , uint16_t NVRAM_size ,
99
const char * arch ,
100
101
ram_addr_t RAM_size ,
const char * boot_devices ,
102
103
104
105
uint32_t kernel_image , uint32_t kernel_size ,
const char * cmdline ,
uint32_t initrd_image , uint32_t initrd_size ,
uint32_t NVRAM_image ,
106
107
int width , int height , int depth ,
const uint8_t * macaddr )
108
{
109
110
unsigned int i ;
uint32_t start , end ;
111
112
113
114
115
uint8_t image [ 0x1ff0 ];
struct OpenBIOS_nvpart_v1 * part_header ;
memset ( image , '\0' , sizeof ( image ));
116
start = 0 ;
117
118
119
// OpenBIOS nvram variables
// Variable partition
120
121
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_SYSTEM ;
122
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "system" );
123
124
end = start + sizeof ( struct OpenBIOS_nvpart_v1 );
125
for ( i = 0 ; i < nb_prom_envs ; i ++ )
126
127
128
129
end = OpenBIOS_set_var ( image , end , prom_envs [ i ]);
// End marker
image [ end ++ ] = '\0' ;
130
131
end = start + (( end - start + 15 ) & ~ 15 );
132
OpenBIOS_finish_partition ( part_header , end - start );
133
134
135
// free partition
start = end ;
136
137
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_FREE ;
138
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "free" );
139
140
end = 0x1fd0 ;
141
142
OpenBIOS_finish_partition ( part_header , end - start );
143
144
Sun_init_header (( struct Sun_nvram * ) & image [ 0x1fd8 ], macaddr , 0x80 );
145
146
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
147
148
return 0 ;
149
150
}
151
void pic_info ( Monitor * mon )
152
153
154
{
}
155
void irq_info ( Monitor * mon )
156
157
158
{
}
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
void cpu_check_irqs ( CPUState * env )
{
uint32_t pil = env -> pil_in | ( env -> softint & ~ SOFTINT_TIMER ) |
(( env -> softint & SOFTINT_TIMER ) << 14 );
if ( pil && ( env -> interrupt_index == 0 ||
( env -> interrupt_index & ~ 15 ) == TT_EXTINT )) {
unsigned int i ;
for ( i = 15 ; i > 0 ; i -- ) {
if ( pil & ( 1 << i )) {
int old_interrupt = env -> interrupt_index ;
env -> interrupt_index = TT_EXTINT | i ;
if ( old_interrupt != env -> interrupt_index ) {
DPRINTF ( "Set CPU IRQ %d \n " , i );
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
}
break ;
}
}
} else if ( ! pil && ( env -> interrupt_index & ~ 15 ) == TT_EXTINT ) {
DPRINTF ( "Reset CPU IRQ %d \n " , env -> interrupt_index & 15 );
env -> interrupt_index = 0 ;
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
}
}
static void cpu_set_irq ( void * opaque , int irq , int level )
{
CPUState * env = opaque ;
if ( level ) {
DPRINTF ( "Raise CPU IRQ %d \n " , irq );
env -> halted = 0 ;
env -> pil_in |= 1 << irq ;
cpu_check_irqs ( env );
} else {
DPRINTF ( "Lower CPU IRQ %d \n " , irq );
env -> pil_in &= ~ ( 1 << irq );
cpu_check_irqs ( env );
}
}
203
void qemu_system_powerdown ( void )
204
205
206
{
}
207
208
209
210
211
typedef struct ResetData {
CPUState * env ;
uint64_t reset_addr ;
} ResetData ;
212
213
static void main_cpu_reset ( void * opaque )
{
214
215
ResetData * s = ( ResetData * ) opaque ;
CPUState * env = s -> env ;
216
217
cpu_reset ( env );
218
219
env -> tick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> tick , TICK_MAX , 1 );
220
ptimer_run ( env -> tick , 1 );
221
222
env -> stick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> stick , TICK_MAX , 1 );
223
ptimer_run ( env -> stick , 1 );
224
225
env -> hstick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> hstick , TICK_MAX , 1 );
226
ptimer_run ( env -> hstick , 1 );
227
228
229
230
231
env -> gregs [ 1 ] = 0 ; // Memory start
env -> gregs [ 2 ] = ram_size ; // Memory size
env -> gregs [ 3 ] = 0 ; // Machine description XXX
env -> pc = s -> reset_addr ;
env -> npc = env -> pc + 4 ;
232
233
}
234
static void tick_irq ( void * opaque )
235
236
237
{
CPUState * env = opaque ;
238
239
240
241
if ( ! ( env -> tick_cmpr & TICK_INT_DIS )) {
env -> softint |= SOFTINT_TIMER ;
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
242
243
}
244
static void stick_irq ( void * opaque )
245
246
247
{
CPUState * env = opaque ;
248
249
250
251
if ( ! ( env -> stick_cmpr & TICK_INT_DIS )) {
env -> softint |= SOFTINT_STIMER ;
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
252
253
}
254
static void hstick_irq ( void * opaque )
255
256
257
{
CPUState * env = opaque ;
258
259
260
if ( ! ( env -> hstick_cmpr & TICK_INT_DIS )) {
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
261
262
}
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
void cpu_tick_set_count ( void * opaque , uint64_t count )
{
ptimer_set_count ( opaque , - count );
}
uint64_t cpu_tick_get_count ( void * opaque )
{
return - ptimer_get_count ( opaque );
}
void cpu_tick_set_limit ( void * opaque , uint64_t limit )
{
ptimer_set_limit ( opaque , - limit , 0 );
}
278
279
280
static const int ide_iobase [ 2 ] = { 0x1f0 , 0x170 };
static const int ide_iobase2 [ 2 ] = { 0x3f6 , 0x376 };
static const int ide_irq [ 2 ] = { 14 , 15 };
281
282
283
284
285
286
287
288
static const int serial_io [ MAX_SERIAL_PORTS ] = { 0x3f8 , 0x2f8 , 0x3e8 , 0x2e8 };
static const int serial_irq [ MAX_SERIAL_PORTS ] = { 4 , 3 , 4 , 3 };
static const int parallel_io [ MAX_PARALLEL_PORTS ] = { 0x378 , 0x278 , 0x3bc };
static const int parallel_irq [ MAX_PARALLEL_PORTS ] = { 7 , 7 , 7 };
static fdctrl_t * floppy_controller ;
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
static void ebus_mmio_mapfunc ( PCIDevice * pci_dev , int region_num ,
uint32_t addr , uint32_t size , int type )
{
DPRINTF ( "Mapping region %d registers at %08x \n " , region_num , addr );
switch ( region_num ) {
case 0 :
isa_mmio_init ( addr , 0x1000000 );
break ;
case 1 :
isa_mmio_init ( addr , 0x800000 );
break ;
}
}
/* EBUS (Eight bit bus) bridge */
static void
pci_ebus_init ( PCIBus * bus , int devfn )
{
PCIDevice * s ;
s = pci_register_device ( bus , "EBUS" , sizeof ( * s ), devfn , NULL , NULL );
311
312
pci_config_set_vendor_id ( s -> config , PCI_VENDOR_ID_SUN );
pci_config_set_device_id ( s -> config , PCI_DEVICE_ID_SUN_EBUS );
313
314
315
316
317
318
s -> config [ 0x04 ] = 0x06 ; // command = bus master , pci mem
s -> config [ 0x05 ] = 0x00 ;
s -> config [ 0x06 ] = 0xa0 ; // status = fast back - to - back , 66 MHz , no error
s -> config [ 0x07 ] = 0x03 ; // status = medium devsel
s -> config [ 0x08 ] = 0x01 ; // revision
s -> config [ 0x09 ] = 0x00 ; // programming i / f
319
pci_config_set_class ( s -> config , PCI_CLASS_BRIDGE_OTHER );
320
321
322
323
324
325
326
327
328
s -> config [ 0x0D ] = 0x0a ; // latency_timer
s -> config [ 0x0E ] = 0x00 ; // header_type
pci_register_io_region ( s , 0 , 0x1000000 , PCI_ADDRESS_SPACE_MEM ,
ebus_mmio_mapfunc );
pci_register_io_region ( s , 1 , 0x800000 , PCI_ADDRESS_SPACE_MEM ,
ebus_mmio_mapfunc );
}
329
static void sun4uv_init ( ram_addr_t RAM_size , int vga_ram_size ,
330
const char * boot_devices ,
331
332
333
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model ,
const struct hwdef * hwdef )
334
{
335
CPUState * env ;
336
char buf [ 1024 ];
337
m48t59_t * nvram ;
338
339
int ret , linux_boot ;
unsigned int i ;
340
341
ram_addr_t ram_offset , prom_offset , vga_ram_offset ;
long initrd_size , kernel_size ;
342
PCIBus * pci_bus , * pci_bus2 , * pci_bus3 ;
343
QEMUBH * bh ;
344
qemu_irq * irq ;
345
int drive_index ;
ths
authored
17 years ago
346
347
BlockDriverState * hd [ MAX_IDE_BUS * MAX_IDE_DEVS ];
BlockDriverState * fd [ MAX_FD ];
348
void * fw_cfg ;
349
ResetData * reset_info ;
350
351
352
linux_boot = ( kernel_filename != NULL );
353
/* init CPUs */
354
355
356
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
357
358
env = cpu_init ( cpu_model );
if ( ! env ) {
359
360
361
fprintf ( stderr , "Unable to find Sparc CPU definition \n " );
exit ( 1 );
}
362
363
364
365
366
367
368
369
370
371
372
bh = qemu_bh_new ( tick_irq , env );
env -> tick = ptimer_init ( bh );
ptimer_set_period ( env -> tick , 1ULL );
bh = qemu_bh_new ( stick_irq , env );
env -> stick = ptimer_init ( bh );
ptimer_set_period ( env -> stick , 1ULL );
bh = qemu_bh_new ( hstick_irq , env );
env -> hstick = ptimer_init ( bh );
ptimer_set_period ( env -> hstick , 1ULL );
373
374
375
376
377
378
379
380
381
reset_info = qemu_mallocz ( sizeof ( ResetData ));
reset_info -> env = env ;
reset_info -> reset_addr = hwdef -> prom_addr + 0x40ULL ;
qemu_register_reset ( main_cpu_reset , reset_info );
main_cpu_reset ( reset_info );
// Override warm reset address with cold start address
env -> pc = hwdef -> prom_addr + 0x20ULL ;
env -> npc = env -> pc + 4 ;
382
383
/* allocate RAM */
384
385
ram_offset = qemu_ram_alloc ( RAM_size );
cpu_register_physical_memory ( 0 , RAM_size , ram_offset );
386
387
prom_offset = qemu_ram_alloc ( PROM_SIZE_MAX );
388
cpu_register_physical_memory ( hwdef -> prom_addr ,
389
390
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK ,
391
prom_offset | IO_MEM_ROM );
392
393
394
395
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
396
ret = load_elf ( buf , hwdef -> prom_addr - PROM_VADDR , NULL , NULL , NULL );
397
if ( ret < 0 ) {
398
399
400
401
402
403
404
405
ret = load_image_targphys ( buf , hwdef -> prom_addr ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK );
if ( ret < 0 ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
406
407
408
}
kernel_size = 0 ;
409
initrd_size = 0 ;
410
if ( linux_boot ) {
411
/* XXX: put correct offset */
ths
authored
18 years ago
412
kernel_size = load_elf ( kernel_filename , 0 , NULL , NULL , NULL );
413
if ( kernel_size < 0 )
414
415
kernel_size = load_aout ( kernel_filename , KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
416
if ( kernel_size < 0 )
417
418
419
kernel_size = load_image_targphys ( kernel_filename ,
KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
420
if ( kernel_size < 0 ) {
ths
authored
18 years ago
421
fprintf ( stderr , "qemu: could not load kernel '%s' \n " ,
422
kernel_filename );
423
exit ( 1 );
424
425
426
427
}
/* load initrd */
if ( initrd_filename ) {
428
429
430
initrd_size = load_image_targphys ( initrd_filename ,
INITRD_LOAD_ADDR ,
ram_size - INITRD_LOAD_ADDR );
431
if ( initrd_size < 0 ) {
ths
authored
18 years ago
432
fprintf ( stderr , "qemu: could not load initial ram disk '%s' \n " ,
433
434
435
436
437
initrd_filename );
exit ( 1 );
}
}
if ( initrd_size > 0 ) {
438
for ( i = 0 ; i < 64 * TARGET_PAGE_SIZE ; i += TARGET_PAGE_SIZE ) {
439
440
441
if ( ldl_phys ( KERNEL_LOAD_ADDR + i ) == 0x48647253 ) { // HdrS
stl_phys ( KERNEL_LOAD_ADDR + i + 16 , INITRD_LOAD_ADDR );
stl_phys ( KERNEL_LOAD_ADDR + i + 20 , initrd_size );
442
443
444
break ;
}
}
445
446
}
}
447
448
pci_bus = pci_apb_init ( APB_SPECIAL_BASE , APB_MEM_BASE , NULL , & pci_bus2 ,
& pci_bus3 );
449
isa_mem_base = VGA_BASE ;
450
vga_ram_offset = qemu_ram_alloc ( vga_ram_size );
451
pci_vga_init ( pci_bus , phys_ram_base + vga_ram_offset ,
452
453
vga_ram_offset , vga_ram_size ,
0 , 0 );
454
455
456
457
// XXX Should be pci_bus3
pci_ebus_init ( pci_bus , - 1 );
458
459
460
461
462
463
464
i = 0 ;
if ( hwdef -> console_serial_base ) {
serial_mm_init ( hwdef -> console_serial_base , 0 , NULL , 115200 ,
serial_hds [ i ], 1 );
i ++ ;
}
for (; i < MAX_SERIAL_PORTS ; i ++ ) {
465
if ( serial_hds [ i ]) {
466
467
serial_init ( serial_io [ i ], NULL /*serial_irq[i]*/ , 115200 ,
serial_hds [ i ]);
468
469
470
471
472
}
}
for ( i = 0 ; i < MAX_PARALLEL_PORTS ; i ++ ) {
if ( parallel_hds [ i ]) {
473
474
parallel_init ( parallel_io [ i ], NULL /*parallel_irq[i]*/ ,
parallel_hds [ i ]);
475
476
477
}
}
478
479
for ( i = 0 ; i < nb_nics ; i ++ )
pci_nic_init ( pci_bus , & nd_table [ i ], - 1 , "ne2k_pci" );
480
481
irq = qemu_allocate_irqs ( cpu_set_irq , env , MAX_PILS );
ths
authored
17 years ago
482
483
484
485
486
if ( drive_get_max_bus ( IF_IDE ) >= MAX_IDE_BUS ) {
fprintf ( stderr , "qemu: too many IDE bus \n " );
exit ( 1 );
}
for ( i = 0 ; i < MAX_IDE_BUS * MAX_IDE_DEVS ; i ++ ) {
487
488
489
490
drive_index = drive_get_index ( IF_IDE , i / MAX_IDE_DEVS ,
i % MAX_IDE_DEVS );
if ( drive_index != - 1 )
hd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
491
492
493
494
else
hd [ i ] = NULL ;
}
495
496
pci_cmd646_ide_init ( pci_bus , hd , 1 );
497
498
/* FIXME: wire up interrupts. */
i8042_init ( NULL /*1*/ , NULL /*12*/ , 0x60 );
ths
authored
17 years ago
499
for ( i = 0 ; i < MAX_FD ; i ++ ) {
500
501
502
drive_index = drive_get_index ( IF_FLOPPY , 0 , i );
if ( drive_index != - 1 )
fd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
503
504
505
506
else
fd [ i ] = NULL ;
}
floppy_controller = fdctrl_init ( NULL /*6*/ , 2 , 0 , 0x3f0 , fd );
507
nvram = m48t59_init ( NULL /*8*/ , 0 , 0x0074 , NVRAM_SIZE , 59 );
508
sun4u_NVRAM_set_params ( nvram , NVRAM_SIZE , "Sun4u" , RAM_size , boot_devices ,
509
510
511
512
513
514
515
KERNEL_LOAD_ADDR , kernel_size ,
kernel_cmdline ,
INITRD_LOAD_ADDR , initrd_size ,
/* XXX: need an option to load a NVRAM image */
0 ,
graphic_width , graphic_height , graphic_depth ,
( uint8_t * ) & nd_table [ 0 ]. macaddr );
516
517
518
fw_cfg = fw_cfg_init ( BIOS_CFG_IOPORT , BIOS_CFG_IOPORT + 1 , 0 , 0 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
519
520
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
521
522
523
524
525
526
527
528
529
530
531
532
fw_cfg_add_i32 ( fw_cfg , FW_CFG_KERNEL_ADDR , KERNEL_LOAD_ADDR );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_KERNEL_SIZE , kernel_size );
if ( kernel_cmdline ) {
fw_cfg_add_i32 ( fw_cfg , FW_CFG_KERNEL_CMDLINE , CMDLINE_ADDR );
pstrcpy_targphys ( CMDLINE_ADDR , TARGET_PAGE_SIZE , kernel_cmdline );
} else {
fw_cfg_add_i32 ( fw_cfg , FW_CFG_KERNEL_CMDLINE , 0 );
}
fw_cfg_add_i32 ( fw_cfg , FW_CFG_INITRD_ADDR , INITRD_LOAD_ADDR );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_INITRD_SIZE , initrd_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_BOOT_DEVICE , boot_devices [ 0 ]);
qemu_register_boot_set ( fw_cfg_boot_set , fw_cfg );
533
534
}
535
536
537
enum {
sun4u_id = 0 ,
sun4v_id = 64 ,
538
niagara_id ,
539
540
};
541
542
543
544
static const struct hwdef hwdefs [] = {
/* Sun4u generic PC-like machine */
{
. default_cpu_model = "TI UltraSparc II" ,
545
. machine_id = sun4u_id ,
546
547
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
548
549
550
551
},
/* Sun4v generic PC-like machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
552
. machine_id = sun4v_id ,
553
554
555
556
557
558
559
560
561
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
},
/* Sun4v generic Niagara machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
. machine_id = niagara_id ,
. prom_addr = 0xfff0000000ULL ,
. console_serial_base = 0xfff0c2c000ULL ,
562
563
564
565
566
},
};
/* Sun4u hardware initialisation */
static void sun4u_init ( ram_addr_t RAM_size , int vga_ram_size ,
567
const char * boot_devices ,
568
569
570
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
571
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
572
573
574
575
576
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 0 ]);
}
/* Sun4v hardware initialisation */
static void sun4v_init ( ram_addr_t RAM_size , int vga_ram_size ,
577
const char * boot_devices ,
578
579
580
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
581
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
582
583
584
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 1 ]);
}
585
586
/* Niagara hardware initialisation */
static void niagara_init ( ram_addr_t RAM_size , int vga_ram_size ,
587
const char * boot_devices ,
588
589
590
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
591
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
592
593
594
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 2 ]);
}
595
QEMUMachine sun4u_machine = {
596
597
598
599
. name = "sun4u" ,
. desc = "Sun4u platform" ,
. init = sun4u_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
600
. nodisk_ok = 1 ,
601
. max_cpus = 1 , // XXX for now
602
};
603
604
QEMUMachine sun4v_machine = {
605
606
607
608
. name = "sun4v" ,
. desc = "Sun4v platform" ,
. init = sun4v_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
609
. nodisk_ok = 1 ,
610
. max_cpus = 1 , // XXX for now
611
};
612
613
614
615
616
617
618
QEMUMachine niagara_machine = {
. name = "Niagara" ,
. desc = "Sun4v platform, Niagara" ,
. init = niagara_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
. nodisk_ok = 1 ,
619
. max_cpus = 1 , // XXX for now
620
};