Blame view

hw/vga.c 64.9 KB
1
/*
bellard authored
2
 * QEMU VGA Emulator.
3
 *
4
 * Copyright (c) 2003 Fabrice Bellard
5
 *
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
pbrook authored
24
25
26
27
#include "hw.h"
#include "console.h"
#include "pc.h"
#include "pci.h"
bellard authored
28
#include "vga_int.h"
29
#include "pixel_ops.h"
30
31

//#define DEBUG_VGA
32
//#define DEBUG_VGA_MEM
33
34
//#define DEBUG_VGA_REG
bellard authored
35
36
//#define DEBUG_BOCHS_VBE
37
/* force some bits to zero */
bellard authored
38
const uint8_t sr_mask[8] = {
39
40
41
42
43
44
45
46
47
48
    (uint8_t)~0xfc,
    (uint8_t)~0xc2,
    (uint8_t)~0xf0,
    (uint8_t)~0xc0,
    (uint8_t)~0xf1,
    (uint8_t)~0xff,
    (uint8_t)~0xff,
    (uint8_t)~0x00,
};
bellard authored
49
const uint8_t gr_mask[16] = {
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
    (uint8_t)~0xf0, /* 0x00 */
    (uint8_t)~0xf0, /* 0x01 */
    (uint8_t)~0xf0, /* 0x02 */
    (uint8_t)~0xe0, /* 0x03 */
    (uint8_t)~0xfc, /* 0x04 */
    (uint8_t)~0x84, /* 0x05 */
    (uint8_t)~0xf0, /* 0x06 */
    (uint8_t)~0xf0, /* 0x07 */
    (uint8_t)~0x00, /* 0x08 */
    (uint8_t)~0xff, /* 0x09 */
    (uint8_t)~0xff, /* 0x0a */
    (uint8_t)~0xff, /* 0x0b */
    (uint8_t)~0xff, /* 0x0c */
    (uint8_t)~0xff, /* 0x0d */
    (uint8_t)~0xff, /* 0x0e */
    (uint8_t)~0xff, /* 0x0f */
};

#define cbswap_32(__x) \
((uint32_t)( \
		(((uint32_t)(__x) & (uint32_t)0x000000ffUL) << 24) | \
		(((uint32_t)(__x) & (uint32_t)0x0000ff00UL) <<  8) | \
		(((uint32_t)(__x) & (uint32_t)0x00ff0000UL) >>  8) | \
		(((uint32_t)(__x) & (uint32_t)0xff000000UL) >> 24) ))
bellard authored
75
#ifdef WORDS_BIGENDIAN
76
77
78
79
80
#define PAT(x) cbswap_32(x)
#else
#define PAT(x) (x)
#endif
bellard authored
81
82
83
84
85
86
87
88
89
90
91
92
#ifdef WORDS_BIGENDIAN
#define BIG 1
#else
#define BIG 0
#endif

#ifdef WORDS_BIGENDIAN
#define GET_PLANE(data, p) (((data) >> (24 - (p) * 8)) & 0xff)
#else
#define GET_PLANE(data, p) (((data) >> ((p) * 8)) & 0xff)
#endif
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
static const uint32_t mask16[16] = {
    PAT(0x00000000),
    PAT(0x000000ff),
    PAT(0x0000ff00),
    PAT(0x0000ffff),
    PAT(0x00ff0000),
    PAT(0x00ff00ff),
    PAT(0x00ffff00),
    PAT(0x00ffffff),
    PAT(0xff000000),
    PAT(0xff0000ff),
    PAT(0xff00ff00),
    PAT(0xff00ffff),
    PAT(0xffff0000),
    PAT(0xffff00ff),
    PAT(0xffffff00),
    PAT(0xffffffff),
};

#undef PAT
bellard authored
114
#ifdef WORDS_BIGENDIAN
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
#define PAT(x) (x)
#else
#define PAT(x) cbswap_32(x)
#endif

static const uint32_t dmask16[16] = {
    PAT(0x00000000),
    PAT(0x000000ff),
    PAT(0x0000ff00),
    PAT(0x0000ffff),
    PAT(0x00ff0000),
    PAT(0x00ff00ff),
    PAT(0x00ffff00),
    PAT(0x00ffffff),
    PAT(0xff000000),
    PAT(0xff0000ff),
    PAT(0xff00ff00),
    PAT(0xff00ffff),
    PAT(0xffff0000),
    PAT(0xffff00ff),
    PAT(0xffffff00),
    PAT(0xffffffff),
};

static const uint32_t dmask4[4] = {
    PAT(0x00000000),
    PAT(0x0000ffff),
    PAT(0xffff0000),
    PAT(0xffffffff),
};

static uint32_t expand4[256];
static uint16_t expand2[256];
148
static uint8_t expand4to8[16];
149
150
151
static void vga_screen_dump(void *opaque, const char *filename);
152
static uint32_t vga_ioport_read(void *opaque, uint32_t addr)
153
{
154
    VGAState *s = opaque;
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
    int val, index;

    /* check port range access depending on color/monochrome mode */
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION)) ||
        (addr >= 0x3d0 && addr <= 0x3df && !(s->msr & MSR_COLOR_EMULATION))) {
        val = 0xff;
    } else {
        switch(addr) {
        case 0x3c0:
            if (s->ar_flip_flop == 0) {
                val = s->ar_index;
            } else {
                val = 0;
            }
            break;
        case 0x3c1:
            index = s->ar_index & 0x1f;
172
            if (index < 21)
173
174
175
176
177
178
179
180
181
182
183
184
                val = s->ar[index];
            else
                val = 0;
            break;
        case 0x3c2:
            val = s->st00;
            break;
        case 0x3c4:
            val = s->sr_index;
            break;
        case 0x3c5:
            val = s->sr[s->sr_index];
185
186
187
#ifdef DEBUG_VGA_REG
            printf("vga: read SR%x = 0x%02x\n", s->sr_index, val);
#endif
188
189
190
191
            break;
        case 0x3c7:
            val = s->dac_state;
            break;
192
193
194
	case 0x3c8:
	    val = s->dac_write_index;
	    break;
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
        case 0x3c9:
            val = s->palette[s->dac_read_index * 3 + s->dac_sub_index];
            if (++s->dac_sub_index == 3) {
                s->dac_sub_index = 0;
                s->dac_read_index++;
            }
            break;
        case 0x3ca:
            val = s->fcr;
            break;
        case 0x3cc:
            val = s->msr;
            break;
        case 0x3ce:
            val = s->gr_index;
            break;
        case 0x3cf:
            val = s->gr[s->gr_index];
213
214
215
#ifdef DEBUG_VGA_REG
            printf("vga: read GR%x = 0x%02x\n", s->gr_index, val);
#endif
216
217
218
219
220
221
222
223
            break;
        case 0x3b4:
        case 0x3d4:
            val = s->cr_index;
            break;
        case 0x3b5:
        case 0x3d5:
            val = s->cr[s->cr_index];
224
225
226
#ifdef DEBUG_VGA_REG
            printf("vga: read CR%x = 0x%02x\n", s->cr_index, val);
#endif
227
228
229
230
231
232
233
234
235
236
237
238
239
            break;
        case 0x3ba:
        case 0x3da:
            /* just toggle to fool polling */
            s->st01 ^= ST01_V_RETRACE | ST01_DISP_ENABLE;
            val = s->st01;
            s->ar_flip_flop = 0;
            break;
        default:
            val = 0x00;
            break;
        }
    }
bellard authored
240
#if defined(DEBUG_VGA)
241
242
243
244
245
    printf("VGA: read addr=0x%04x data=0x%02x\n", addr, val);
#endif
    return val;
}
246
static void vga_ioport_write(void *opaque, uint32_t addr, uint32_t val)
247
{
248
    VGAState *s = opaque;
bellard authored
249
    int index;
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298

    /* check port range access depending on color/monochrome mode */
    if ((addr >= 0x3b0 && addr <= 0x3bf && (s->msr & MSR_COLOR_EMULATION)) ||
        (addr >= 0x3d0 && addr <= 0x3df && !(s->msr & MSR_COLOR_EMULATION)))
        return;

#ifdef DEBUG_VGA
    printf("VGA: write addr=0x%04x data=0x%02x\n", addr, val);
#endif

    switch(addr) {
    case 0x3c0:
        if (s->ar_flip_flop == 0) {
            val &= 0x3f;
            s->ar_index = val;
        } else {
            index = s->ar_index & 0x1f;
            switch(index) {
            case 0x00 ... 0x0f:
                s->ar[index] = val & 0x3f;
                break;
            case 0x10:
                s->ar[index] = val & ~0x10;
                break;
            case 0x11:
                s->ar[index] = val;
                break;
            case 0x12:
                s->ar[index] = val & ~0xc0;
                break;
            case 0x13:
                s->ar[index] = val & ~0xf0;
                break;
            case 0x14:
                s->ar[index] = val & ~0xf0;
                break;
            default:
                break;
            }
        }
        s->ar_flip_flop ^= 1;
        break;
    case 0x3c2:
        s->msr = val & ~0x10;
        break;
    case 0x3c4:
        s->sr_index = val & 7;
        break;
    case 0x3c5:
299
300
301
#ifdef DEBUG_VGA_REG
        printf("vga: write SR%x = 0x%02x\n", s->sr_index, val);
#endif
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
        s->sr[s->sr_index] = val & sr_mask[s->sr_index];
        break;
    case 0x3c7:
        s->dac_read_index = val;
        s->dac_sub_index = 0;
        s->dac_state = 3;
        break;
    case 0x3c8:
        s->dac_write_index = val;
        s->dac_sub_index = 0;
        s->dac_state = 0;
        break;
    case 0x3c9:
        s->dac_cache[s->dac_sub_index] = val;
        if (++s->dac_sub_index == 3) {
            memcpy(&s->palette[s->dac_write_index * 3], s->dac_cache, 3);
            s->dac_sub_index = 0;
            s->dac_write_index++;
        }
        break;
    case 0x3ce:
        s->gr_index = val & 0x0f;
        break;
    case 0x3cf:
326
327
328
#ifdef DEBUG_VGA_REG
        printf("vga: write GR%x = 0x%02x\n", s->gr_index, val);
#endif
329
330
331
332
333
334
335
336
        s->gr[s->gr_index] = val & gr_mask[s->gr_index];
        break;
    case 0x3b4:
    case 0x3d4:
        s->cr_index = val;
        break;
    case 0x3b5:
    case 0x3d5:
337
338
339
#ifdef DEBUG_VGA_REG
        printf("vga: write CR%x = 0x%02x\n", s->cr_index, val);
#endif
340
        /* handle CR0-7 protection */
341
        if ((s->cr[0x11] & 0x80) && s->cr_index <= 7) {
342
343
344
345
346
347
348
349
350
351
352
            /* can always write bit 4 of CR7 */
            if (s->cr_index == 7)
                s->cr[7] = (s->cr[7] & ~0x10) | (val & 0x10);
            return;
        }
        switch(s->cr_index) {
        case 0x01: /* horizontal display end */
        case 0x07:
        case 0x09:
        case 0x0c:
        case 0x0d:
ths authored
353
        case 0x12: /* vertical display end */
354
355
356
357
358
359
360
361
362
363
364
365
366
367
            s->cr[s->cr_index] = val;
            break;
        default:
            s->cr[s->cr_index] = val;
            break;
        }
        break;
    case 0x3ba:
    case 0x3da:
        s->fcr = val & 0x10;
        break;
    }
}
bellard authored
368
#ifdef CONFIG_BOCHS_VBE
369
static uint32_t vbe_ioport_read_index(void *opaque, uint32_t addr)
bellard authored
370
{
371
    VGAState *s = opaque;
bellard authored
372
    uint32_t val;
373
374
375
    val = s->vbe_index;
    return val;
}
bellard authored
376
377
378
379
380
381
static uint32_t vbe_ioport_read_data(void *opaque, uint32_t addr)
{
    VGAState *s = opaque;
    uint32_t val;
382
383
384
385
386
387
388
389
390
391
392
393
394
395
    if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
        if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_GETCAPS) {
            switch(s->vbe_index) {
                /* XXX: do not hardcode ? */
            case VBE_DISPI_INDEX_XRES:
                val = VBE_DISPI_MAX_XRES;
                break;
            case VBE_DISPI_INDEX_YRES:
                val = VBE_DISPI_MAX_YRES;
                break;
            case VBE_DISPI_INDEX_BPP:
                val = VBE_DISPI_MAX_BPP;
                break;
            default:
396
                val = s->vbe_regs[s->vbe_index];
397
398
399
                break;
            }
        } else {
400
            val = s->vbe_regs[s->vbe_index];
401
402
        }
    } else {
403
        val = 0;
404
    }
bellard authored
405
#ifdef DEBUG_BOCHS_VBE
406
    printf("VBE: read index=0x%x val=0x%x\n", s->vbe_index, val);
bellard authored
407
408
409
410
#endif
    return val;
}
411
412
413
414
415
416
417
static void vbe_ioport_write_index(void *opaque, uint32_t addr, uint32_t val)
{
    VGAState *s = opaque;
    s->vbe_index = val;
}

static void vbe_ioport_write_data(void *opaque, uint32_t addr, uint32_t val)
bellard authored
418
{
419
    VGAState *s = opaque;
bellard authored
420
421
    if (s->vbe_index <= VBE_DISPI_INDEX_NB) {
bellard authored
422
423
424
425
426
#ifdef DEBUG_BOCHS_VBE
        printf("VBE: write index=0x%x val=0x%x\n", s->vbe_index, val);
#endif
        switch(s->vbe_index) {
        case VBE_DISPI_INDEX_ID:
427
428
            if (val == VBE_DISPI_ID0 ||
                val == VBE_DISPI_ID1 ||
429
430
431
                val == VBE_DISPI_ID2 ||
                val == VBE_DISPI_ID3 ||
                val == VBE_DISPI_ID4) {
432
433
                s->vbe_regs[s->vbe_index] = val;
            }
bellard authored
434
435
            break;
        case VBE_DISPI_INDEX_XRES:
436
437
438
            if ((val <= VBE_DISPI_MAX_XRES) && ((val & 7) == 0)) {
                s->vbe_regs[s->vbe_index] = val;
            }
bellard authored
439
440
            break;
        case VBE_DISPI_INDEX_YRES:
441
442
443
            if (val <= VBE_DISPI_MAX_YRES) {
                s->vbe_regs[s->vbe_index] = val;
            }
bellard authored
444
445
446
447
            break;
        case VBE_DISPI_INDEX_BPP:
            if (val == 0)
                val = 8;
448
            if (val == 4 || val == 8 || val == 15 ||
449
450
451
                val == 16 || val == 24 || val == 32) {
                s->vbe_regs[s->vbe_index] = val;
            }
bellard authored
452
453
            break;
        case VBE_DISPI_INDEX_BANK:
454
455
456
457
458
            if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
              val &= (s->vbe_bank_mask >> 2);
            } else {
              val &= s->vbe_bank_mask;
            }
459
            s->vbe_regs[s->vbe_index] = val;
460
            s->bank_offset = (val << 16);
bellard authored
461
462
            break;
        case VBE_DISPI_INDEX_ENABLE:
463
464
            if ((val & VBE_DISPI_ENABLED) &&
                !(s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED)) {
bellard authored
465
466
                int h, shift_control;
467
                s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] =
bellard authored
468
                    s->vbe_regs[VBE_DISPI_INDEX_XRES];
469
                s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] =
bellard authored
470
471
472
                    s->vbe_regs[VBE_DISPI_INDEX_YRES];
                s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET] = 0;
                s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET] = 0;
473
bellard authored
474
475
476
                if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
                    s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 1;
                else
477
                    s->vbe_line_offset = s->vbe_regs[VBE_DISPI_INDEX_XRES] *
bellard authored
478
479
                        ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
                s->vbe_start_addr = 0;
480
bellard authored
481
482
                /* clear the screen (should be done in BIOS) */
                if (!(val & VBE_DISPI_NOCLEARMEM)) {
483
                    memset(s->vram_ptr, 0,
bellard authored
484
485
                           s->vbe_regs[VBE_DISPI_INDEX_YRES] * s->vbe_line_offset);
                }
486
487
488
489
                /* we initialize the VGA graphic mode (should be done
                   in BIOS) */
                s->gr[0x06] = (s->gr[0x06] & ~0x0c) | 0x05; /* graphic mode + memory map 1 */
bellard authored
490
491
492
493
                s->cr[0x17] |= 3; /* no CGA modes */
                s->cr[0x13] = s->vbe_line_offset >> 3;
                /* width */
                s->cr[0x01] = (s->vbe_regs[VBE_DISPI_INDEX_XRES] >> 3) - 1;
494
                /* height (only meaningful if < 1024) */
bellard authored
495
496
                h = s->vbe_regs[VBE_DISPI_INDEX_YRES] - 1;
                s->cr[0x12] = h;
497
                s->cr[0x07] = (s->cr[0x07] & ~0x42) |
bellard authored
498
499
500
501
502
                    ((h >> 7) & 0x02) | ((h >> 3) & 0x40);
                /* line compare to 1023 */
                s->cr[0x18] = 0xff;
                s->cr[0x07] |= 0x10;
                s->cr[0x09] |= 0x40;
503
bellard authored
504
505
506
507
508
                if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4) {
                    shift_control = 0;
                    s->sr[0x01] &= ~8; /* no double line */
                } else {
                    shift_control = 2;
bellard authored
509
                    s->sr[4] |= 0x08; /* set chain 4 mode */
bellard authored
510
                    s->sr[2] |= 0x0f; /* activate all planes */
bellard authored
511
512
513
                }
                s->gr[0x05] = (s->gr[0x05] & ~0x60) | (shift_control << 5);
                s->cr[0x09] &= ~0x9f; /* no double scan */
514
515
            } else {
                /* XXX: the bios should do that */
516
                s->bank_offset = 0;
517
            }
518
            s->dac_8bit = (val & VBE_DISPI_8BIT_DAC) > 0;
bellard authored
519
            s->vbe_regs[s->vbe_index] = val;
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
            break;
        case VBE_DISPI_INDEX_VIRT_WIDTH:
            {
                int w, h, line_offset;

                if (val < s->vbe_regs[VBE_DISPI_INDEX_XRES])
                    return;
                w = val;
                if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
                    line_offset = w >> 1;
                else
                    line_offset = w * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
                h = s->vram_size / line_offset;
                /* XXX: support weird bochs semantics ? */
                if (h < s->vbe_regs[VBE_DISPI_INDEX_YRES])
                    return;
                s->vbe_regs[VBE_DISPI_INDEX_VIRT_WIDTH] = w;
                s->vbe_regs[VBE_DISPI_INDEX_VIRT_HEIGHT] = h;
                s->vbe_line_offset = line_offset;
            }
            break;
        case VBE_DISPI_INDEX_X_OFFSET:
        case VBE_DISPI_INDEX_Y_OFFSET:
            {
                int x;
                s->vbe_regs[s->vbe_index] = val;
                s->vbe_start_addr = s->vbe_line_offset * s->vbe_regs[VBE_DISPI_INDEX_Y_OFFSET];
                x = s->vbe_regs[VBE_DISPI_INDEX_X_OFFSET];
                if (s->vbe_regs[VBE_DISPI_INDEX_BPP] == 4)
                    s->vbe_start_addr += x >> 1;
                else
                    s->vbe_start_addr += x * ((s->vbe_regs[VBE_DISPI_INDEX_BPP] + 7) >> 3);
                s->vbe_start_addr >>= 2;
bellard authored
553
554
555
556
557
558
559
560
561
            }
            break;
        default:
            break;
        }
    }
}
#endif
562
/* called for accesses between 0xa0000 and 0xc0000 */
bellard authored
563
uint32_t vga_mem_readb(void *opaque, target_phys_addr_t addr)
564
{
565
    VGAState *s = opaque;
566
567
    int memory_map_mode, plane;
    uint32_t ret;
568
569
570
    /* convert to VGA memory offset */
    memory_map_mode = (s->gr[6] >> 2) & 3;
571
    addr &= 0x1ffff;
572
573
574
575
    switch(memory_map_mode) {
    case 0:
        break;
    case 1:
576
        if (addr >= 0x10000)
577
            return 0xff;
578
        addr += s->bank_offset;
579
580
        break;
    case 2:
581
        addr -= 0x10000;
582
583
584
585
586
        if (addr >= 0x8000)
            return 0xff;
        break;
    default:
    case 3:
587
        addr -= 0x18000;
bellard authored
588
589
        if (addr >= 0x8000)
            return 0xff;
590
591
        break;
    }
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
    if (s->sr[4] & 0x08) {
        /* chain 4 mode : simplest access */
        ret = s->vram_ptr[addr];
    } else if (s->gr[5] & 0x10) {
        /* odd/even mode (aka text mode mapping) */
        plane = (s->gr[4] & 2) | (addr & 1);
        ret = s->vram_ptr[((addr & ~1) << 1) | plane];
    } else {
        /* standard VGA latched access */
        s->latch = ((uint32_t *)s->vram_ptr)[addr];

        if (!(s->gr[5] & 0x08)) {
            /* read mode 0 */
            plane = s->gr[4];
bellard authored
607
            ret = GET_PLANE(s->latch, plane);
608
609
610
611
612
613
614
615
616
617
618
        } else {
            /* read mode 1 */
            ret = (s->latch ^ mask16[s->gr[2]]) & mask16[s->gr[7]];
            ret |= ret >> 16;
            ret |= ret >> 8;
            ret = (~ret) & 0xff;
        }
    }
    return ret;
}
619
static uint32_t vga_mem_readw(void *opaque, target_phys_addr_t addr)
620
621
{
    uint32_t v;
622
#ifdef TARGET_WORDS_BIGENDIAN
623
624
    v = vga_mem_readb(opaque, addr) << 8;
    v |= vga_mem_readb(opaque, addr + 1);
625
#else
626
627
    v = vga_mem_readb(opaque, addr);
    v |= vga_mem_readb(opaque, addr + 1) << 8;
628
#endif
629
630
631
    return v;
}
632
static uint32_t vga_mem_readl(void *opaque, target_phys_addr_t addr)
633
634
{
    uint32_t v;
635
#ifdef TARGET_WORDS_BIGENDIAN
636
637
638
639
    v = vga_mem_readb(opaque, addr) << 24;
    v |= vga_mem_readb(opaque, addr + 1) << 16;
    v |= vga_mem_readb(opaque, addr + 2) << 8;
    v |= vga_mem_readb(opaque, addr + 3);
640
#else
641
642
643
644
    v = vga_mem_readb(opaque, addr);
    v |= vga_mem_readb(opaque, addr + 1) << 8;
    v |= vga_mem_readb(opaque, addr + 2) << 16;
    v |= vga_mem_readb(opaque, addr + 3) << 24;
645
#endif
646
647
648
649
    return v;
}

/* called for accesses between 0xa0000 and 0xc0000 */
bellard authored
650
void vga_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
651
{
652
    VGAState *s = opaque;
bellard authored
653
    int memory_map_mode, plane, write_mode, b, func_select, mask;
654
655
    uint32_t write_mask, bit_mask, set_mask;
656
#ifdef DEBUG_VGA_MEM
657
658
659
660
    printf("vga: [0x%x] = 0x%02x\n", addr, val);
#endif
    /* convert to VGA memory offset */
    memory_map_mode = (s->gr[6] >> 2) & 3;
661
    addr &= 0x1ffff;
662
663
664
665
    switch(memory_map_mode) {
    case 0:
        break;
    case 1:
666
        if (addr >= 0x10000)
667
            return;
668
        addr += s->bank_offset;
669
670
        break;
    case 2:
671
        addr -= 0x10000;
672
673
674
675
676
        if (addr >= 0x8000)
            return;
        break;
    default:
    case 3:
677
        addr -= 0x18000;
bellard authored
678
679
        if (addr >= 0x8000)
            return;
680
681
        break;
    }
682
683
684
685
    if (s->sr[4] & 0x08) {
        /* chain 4 mode : simplest access */
        plane = addr & 3;
bellard authored
686
687
        mask = (1 << plane);
        if (s->sr[2] & mask) {
688
            s->vram_ptr[addr] = val;
689
#ifdef DEBUG_VGA_MEM
690
691
            printf("vga: chain4: [0x%x]\n", addr);
#endif
bellard authored
692
            s->plane_updated |= mask; /* only used to detect font change */
bellard authored
693
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
694
695
696
697
        }
    } else if (s->gr[5] & 0x10) {
        /* odd/even mode (aka text mode mapping) */
        plane = (s->gr[4] & 2) | (addr & 1);
bellard authored
698
699
        mask = (1 << plane);
        if (s->sr[2] & mask) {
700
701
            addr = ((addr & ~1) << 1) | plane;
            s->vram_ptr[addr] = val;
702
#ifdef DEBUG_VGA_MEM
703
704
            printf("vga: odd/even: [0x%x]\n", addr);
#endif
bellard authored
705
            s->plane_updated |= mask; /* only used to detect font change */
bellard authored
706
            cpu_physical_memory_set_dirty(s->vram_offset + addr);
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
        }
    } else {
        /* standard VGA latched access */
        write_mode = s->gr[5] & 3;
        switch(write_mode) {
        default:
        case 0:
            /* rotate */
            b = s->gr[3] & 7;
            val = ((val >> b) | (val << (8 - b))) & 0xff;
            val |= val << 8;
            val |= val << 16;

            /* apply set/reset mask */
            set_mask = mask16[s->gr[1]];
            val = (val & ~set_mask) | (mask16[s->gr[0]] & set_mask);
            bit_mask = s->gr[8];
            break;
        case 1:
            val = s->latch;
            goto do_write;
        case 2:
            val = mask16[val & 0x0f];
            bit_mask = s->gr[8];
            break;
        case 3:
            /* rotate */
            b = s->gr[3] & 7;
735
            val = (val >> b) | (val << (8 - b));
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769

            bit_mask = s->gr[8] & val;
            val = mask16[s->gr[0]];
            break;
        }

        /* apply logical operation */
        func_select = s->gr[3] >> 3;
        switch(func_select) {
        case 0:
        default:
            /* nothing to do */
            break;
        case 1:
            /* and */
            val &= s->latch;
            break;
        case 2:
            /* or */
            val |= s->latch;
            break;
        case 3:
            /* xor */
            val ^= s->latch;
            break;
        }

        /* apply bit mask */
        bit_mask |= bit_mask << 8;
        bit_mask |= bit_mask << 16;
        val = (val & bit_mask) | (s->latch & ~bit_mask);

    do_write:
        /* mask data according to sr[2] */
bellard authored
770
771
772
        mask = s->sr[2];
        s->plane_updated |= mask; /* only used to detect font change */
        write_mask = mask16[mask];
773
774
        ((uint32_t *)s->vram_ptr)[addr] =
            (((uint32_t *)s->vram_ptr)[addr] & ~write_mask) |
775
            (val & write_mask);
776
#ifdef DEBUG_VGA_MEM
777
            printf("vga: latch: [0x%x] mask=0x%08x val=0x%08x\n",
778
779
                   addr * 4, write_mask, val);
#endif
bellard authored
780
            cpu_physical_memory_set_dirty(s->vram_offset + (addr << 2));
781
782
783
    }
}
784
static void vga_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
785
{
786
#ifdef TARGET_WORDS_BIGENDIAN
787
788
    vga_mem_writeb(opaque, addr, (val >> 8) & 0xff);
    vga_mem_writeb(opaque, addr + 1, val & 0xff);
789
#else
790
791
    vga_mem_writeb(opaque, addr, val & 0xff);
    vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
792
#endif
793
794
}
795
static void vga_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
796
{
797
#ifdef TARGET_WORDS_BIGENDIAN
798
799
800
801
    vga_mem_writeb(opaque, addr, (val >> 24) & 0xff);
    vga_mem_writeb(opaque, addr + 1, (val >> 16) & 0xff);
    vga_mem_writeb(opaque, addr + 2, (val >> 8) & 0xff);
    vga_mem_writeb(opaque, addr + 3, val & 0xff);
802
#else
803
804
805
806
    vga_mem_writeb(opaque, addr, val & 0xff);
    vga_mem_writeb(opaque, addr + 1, (val >> 8) & 0xff);
    vga_mem_writeb(opaque, addr + 2, (val >> 16) & 0xff);
    vga_mem_writeb(opaque, addr + 3, (val >> 24) & 0xff);
807
#endif
808
809
810
811
812
813
}

typedef void vga_draw_glyph8_func(uint8_t *d, int linesize,
                             const uint8_t *font_ptr, int h,
                             uint32_t fgcol, uint32_t bgcol);
typedef void vga_draw_glyph9_func(uint8_t *d, int linesize,
814
                                  const uint8_t *font_ptr, int h,
815
                                  uint32_t fgcol, uint32_t bgcol, int dup9);
816
typedef void vga_draw_line_func(VGAState *s1, uint8_t *d,
817
818
819
820
821
822
823
824
                                const uint8_t *s, int width);

#define DEPTH 8
#include "vga_template.h"

#define DEPTH 15
#include "vga_template.h"
825
826
827
828
829
830
831
832
#define BGR_FORMAT
#define DEPTH 15
#include "vga_template.h"

#define DEPTH 16
#include "vga_template.h"

#define BGR_FORMAT
833
834
835
836
837
838
#define DEPTH 16
#include "vga_template.h"

#define DEPTH 32
#include "vga_template.h"
bellard authored
839
840
841
842
#define BGR_FORMAT
#define DEPTH 32
#include "vga_template.h"
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
static unsigned int rgb_to_pixel8_dup(unsigned int r, unsigned int g, unsigned b)
{
    unsigned int col;
    col = rgb_to_pixel8(r, g, b);
    col |= col << 8;
    col |= col << 16;
    return col;
}

static unsigned int rgb_to_pixel15_dup(unsigned int r, unsigned int g, unsigned b)
{
    unsigned int col;
    col = rgb_to_pixel15(r, g, b);
    col |= col << 16;
    return col;
}
860
861
862
863
864
865
866
867
868
static unsigned int rgb_to_pixel15bgr_dup(unsigned int r, unsigned int g,
                                          unsigned int b)
{
    unsigned int col;
    col = rgb_to_pixel15bgr(r, g, b);
    col |= col << 16;
    return col;
}
869
870
871
872
873
874
875
876
static unsigned int rgb_to_pixel16_dup(unsigned int r, unsigned int g, unsigned b)
{
    unsigned int col;
    col = rgb_to_pixel16(r, g, b);
    col |= col << 16;
    return col;
}
877
878
879
880
881
882
883
884
885
static unsigned int rgb_to_pixel16bgr_dup(unsigned int r, unsigned int g,
                                          unsigned int b)
{
    unsigned int col;
    col = rgb_to_pixel16bgr(r, g, b);
    col |= col << 16;
    return col;
}
886
887
888
889
890
891
892
static unsigned int rgb_to_pixel32_dup(unsigned int r, unsigned int g, unsigned b)
{
    unsigned int col;
    col = rgb_to_pixel32(r, g, b);
    return col;
}
bellard authored
893
894
895
896
897
898
899
static unsigned int rgb_to_pixel32bgr_dup(unsigned int r, unsigned int g, unsigned b)
{
    unsigned int col;
    col = rgb_to_pixel32bgr(r, g, b);
    return col;
}
900
901
902
/* return true if the palette was modified */
static int update_palette16(VGAState *s)
{
903
    int full_update, i;
904
905
906
907
908
909
910
911
912
913
914
    uint32_t v, col, *palette;

    full_update = 0;
    palette = s->last_palette;
    for(i = 0; i < 16; i++) {
        v = s->ar[i];
        if (s->ar[0x10] & 0x80)
            v = ((s->ar[0x14] & 0xf) << 4) | (v & 0xf);
        else
            v = ((s->ar[0x14] & 0xc) << 4) | (v & 0x3f);
        v = v * 3;
915
916
        col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
                              c6_to_8(s->palette[v + 1]),
917
918
919
920
                              c6_to_8(s->palette[v + 2]));
        if (col != palette[i]) {
            full_update = 1;
            palette[i] = col;
921
        }
922
923
924
925
926
927
928
929
930
931
932
933
934
935
    }
    return full_update;
}

/* return true if the palette was modified */
static int update_palette256(VGAState *s)
{
    int full_update, i;
    uint32_t v, col, *palette;

    full_update = 0;
    palette = s->last_palette;
    v = 0;
    for(i = 0; i < 256; i++) {
936
        if (s->dac_8bit) {
937
938
          col = s->rgb_to_pixel(s->palette[v],
                                s->palette[v + 1],
939
940
                                s->palette[v + 2]);
        } else {
941
942
          col = s->rgb_to_pixel(c6_to_8(s->palette[v]),
                                c6_to_8(s->palette[v + 1]),
943
944
                                c6_to_8(s->palette[v + 2]));
        }
945
946
947
948
        if (col != palette[i]) {
            full_update = 1;
            palette[i] = col;
        }
949
        v += 3;
950
951
952
953
    }
    return full_update;
}
954
955
static void vga_get_offsets(VGAState *s,
                            uint32_t *pline_offset,
956
957
                            uint32_t *pstart_addr,
                            uint32_t *pline_compare)
958
{
959
    uint32_t start_addr, line_offset, line_compare;
bellard authored
960
961
962
963
#ifdef CONFIG_BOCHS_VBE
    if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
        line_offset = s->vbe_line_offset;
        start_addr = s->vbe_start_addr;
964
        line_compare = 65535;
bellard authored
965
966
    } else
#endif
967
    {
bellard authored
968
969
970
        /* compute line_offset in bytes */
        line_offset = s->cr[0x13];
        line_offset <<= 3;
bellard authored
971
bellard authored
972
973
        /* starting address */
        start_addr = s->cr[0x0d] | (s->cr[0x0c] << 8);
974
975

        /* line compare */
976
        line_compare = s->cr[0x18] |
977
978
            ((s->cr[0x07] & 0x10) << 4) |
            ((s->cr[0x09] & 0x40) << 3);
bellard authored
979
    }
bellard authored
980
981
    *pline_offset = line_offset;
    *pstart_addr = start_addr;
982
    *pline_compare = line_compare;
bellard authored
983
984
985
986
987
988
989
}

/* update start_addr and line_offset. Return TRUE if modified */
static int update_basic_params(VGAState *s)
{
    int full_update;
    uint32_t start_addr, line_offset, line_compare;
990
bellard authored
991
992
    full_update = 0;
993
    s->get_offsets(s, &line_offset, &start_addr, &line_compare);
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005

    if (line_offset != s->line_offset ||
        start_addr != s->start_addr ||
        line_compare != s->line_compare) {
        s->line_offset = line_offset;
        s->start_addr = start_addr;
        s->line_compare = line_compare;
        full_update = 1;
    }
    return full_update;
}
1006
#define NB_DEPTHS 7
bellard authored
1007
1008

static inline int get_depth_index(DisplayState *s)
1009
{
bellard authored
1010
    switch(s->depth) {
1011
1012
1013
1014
    default:
    case 8:
        return 0;
    case 15:
1015
1016
1017
1018
        if (s->bgr)
            return 5;
        else
            return 1;
1019
    case 16:
1020
1021
1022
1023
        if (s->bgr)
            return 6;
        else
            return 2;
1024
    case 32:
bellard authored
1025
1026
1027
1028
        if (s->bgr)
            return 4;
        else
            return 3;
1029
1030
1031
    }
}
bellard authored
1032
static vga_draw_glyph8_func *vga_draw_glyph8_table[NB_DEPTHS] = {
1033
1034
1035
1036
    vga_draw_glyph8_8,
    vga_draw_glyph8_16,
    vga_draw_glyph8_16,
    vga_draw_glyph8_32,
bellard authored
1037
    vga_draw_glyph8_32,
1038
1039
    vga_draw_glyph8_16,
    vga_draw_glyph8_16,
1040
1041
};
bellard authored
1042
static vga_draw_glyph8_func *vga_draw_glyph16_table[NB_DEPTHS] = {
1043
1044
1045
1046
    vga_draw_glyph16_8,
    vga_draw_glyph16_16,
    vga_draw_glyph16_16,
    vga_draw_glyph16_32,
bellard authored
1047
    vga_draw_glyph16_32,
1048
1049
    vga_draw_glyph16_16,
    vga_draw_glyph16_16,
1050
1051
};
bellard authored
1052
static vga_draw_glyph9_func *vga_draw_glyph9_table[NB_DEPTHS] = {
1053
1054
1055
1056
    vga_draw_glyph9_8,
    vga_draw_glyph9_16,
    vga_draw_glyph9_16,
    vga_draw_glyph9_32,
bellard authored
1057
    vga_draw_glyph9_32,
1058
1059
    vga_draw_glyph9_16,
    vga_draw_glyph9_16,
1060
};
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
static const uint8_t cursor_glyph[32 * 4] = {
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
    0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
1079
};
1080
1081
1082
/*
 * Text mode update
1083
1084
 * Missing:
 * - double scan
1085
 * - double width
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
 * - underline
 * - flashing
 */
static void vga_draw_text(VGAState *s, int full_update)
{
    int cx, cy, cheight, cw, ch, cattr, height, width, ch_attr;
    int cx_min, cx_max, linesize, x_incr;
    uint32_t offset, fgcol, bgcol, v, cursor_offset;
    uint8_t *d1, *d, *src, *s1, *dest, *cursor_ptr;
    const uint8_t *font_ptr, *font_base[2];
    int dup9, line_offset, depth_index;
    uint32_t *palette;
    uint32_t *ch_attr_ptr;
    vga_draw_glyph8_func *vga_draw_glyph8;
    vga_draw_glyph9_func *vga_draw_glyph9;

    full_update |= update_palette16(s);
    palette = s->last_palette;
1104
1105
1106
    /* compute font data address (in plane 2) */
    v = s->sr[3];
1107
    offset = (((v >> 4) & 1) | ((v << 1) & 6)) * 8192 * 4 + 2;
1108
1109
1110
1111
1112
1113
    if (offset != s->font_offsets[0]) {
        s->font_offsets[0] = offset;
        full_update = 1;
    }
    font_base[0] = s->vram_ptr + offset;
1114
    offset = (((v >> 5) & 1) | ((v >> 1) & 6)) * 8192 * 4 + 2;
1115
1116
1117
1118
1119
    font_base[1] = s->vram_ptr + offset;
    if (offset != s->font_offsets[1]) {
        s->font_offsets[1] = offset;
        full_update = 1;
    }
bellard authored
1120
1121
1122
1123
1124
1125
    if (s->plane_updated & (1 << 2)) {
        /* if the plane 2 was modified since the last display, it
           indicates the font may have been modified */
        s->plane_updated = 0;
        full_update = 1;
    }
1126
1127
1128
1129
1130
1131
1132
1133
    full_update |= update_basic_params(s);

    line_offset = s->line_offset;
    s1 = s->vram_ptr + (s->start_addr * 4);

    /* total width & height */
    cheight = (s->cr[9] & 0x1f) + 1;
    cw = 8;
1134
    if (!(s->sr[1] & 0x01))
1135
        cw = 9;
1136
1137
    if (s->sr[1] & 0x08)
        cw = 16; /* NOTE: no 18 pixel wide */
1138
1139
    x_incr = cw * ((s->ds->depth + 7) >> 3);
    width = (s->cr[0x01] + 1);
1140
1141
1142
1143
    if (s->cr[0x06] == 100) {
        /* ugly hack for CGA 160x100x16 - explain me the logic */
        height = 100;
    } else {
1144
1145
        height = s->cr[0x12] |
            ((s->cr[0x07] & 0x02) << 7) |
1146
1147
1148
            ((s->cr[0x07] & 0x40) << 3);
        height = (height + 1) / cheight;
    }
1149
1150
1151
1152
1153
    if ((height * width) > CH_ATTR_SIZE) {
        /* better than nothing: exit if transient size is too big */
        return;
    }
1154
    if (width != s->last_width || height != s->last_height ||
1155
        cw != s->last_cw || cheight != s->last_ch) {
bellard authored
1156
1157
1158
        s->last_scr_width = width * cw;
        s->last_scr_height = height * cheight;
        dpy_resize(s->ds, s->last_scr_width, s->last_scr_height);
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
        s->last_width = width;
        s->last_height = height;
        s->last_ch = cheight;
        s->last_cw = cw;
        full_update = 1;
    }
    cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
    if (cursor_offset != s->cursor_offset ||
        s->cr[0xa] != s->cursor_start ||
        s->cr[0xb] != s->cursor_end) {
      /* if the cursor position changed, we update the old and new
         chars */
        if (s->cursor_offset < CH_ATTR_SIZE)
            s->last_ch_attr[s->cursor_offset] = -1;
        if (cursor_offset < CH_ATTR_SIZE)
            s->last_ch_attr[cursor_offset] = -1;
        s->cursor_offset = cursor_offset;
        s->cursor_start = s->cr[0xa];
        s->cursor_end = s->cr[0xb];
    }
1179
    cursor_ptr = s->vram_ptr + (s->start_addr + cursor_offset) * 4;
1180
bellard authored
1181
    depth_index = get_depth_index(s->ds);
1182
1183
1184
1185
    if (cw == 16)
        vga_draw_glyph8 = vga_draw_glyph16_table[depth_index];
    else
        vga_draw_glyph8 = vga_draw_glyph8_table[depth_index];
1186
    vga_draw_glyph9 = vga_draw_glyph9_table[depth_index];
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
    dest = s->ds->data;
    linesize = s->ds->linesize;
    ch_attr_ptr = s->last_ch_attr;
    for(cy = 0; cy < height; cy++) {
        d1 = dest;
        src = s1;
        cx_min = width;
        cx_max = -1;
        for(cx = 0; cx < width; cx++) {
            ch_attr = *(uint16_t *)src;
            if (full_update || ch_attr != *ch_attr_ptr) {
                if (cx < cx_min)
                    cx_min = cx;
                if (cx > cx_max)
                    cx_max = cx;
                *ch_attr_ptr = ch_attr;
#ifdef WORDS_BIGENDIAN
                ch = ch_attr >> 8;
                cattr = ch_attr & 0xff;
#else
                ch = ch_attr & 0xff;
                cattr = ch_attr >> 8;
#endif
                font_ptr = font_base[(cattr >> 3) & 1];
                font_ptr += 32 * 4 * ch;
                bgcol = palette[cattr >> 4];
                fgcol = palette[cattr & 0x0f];
1215
                if (cw != 9) {
1216
                    vga_draw_glyph8(d1, linesize,
1217
1218
1219
1220
1221
                                    font_ptr, cheight, fgcol, bgcol);
                } else {
                    dup9 = 0;
                    if (ch >= 0xb0 && ch <= 0xdf && (s->ar[0x10] & 0x04))
                        dup9 = 1;
1222
                    vga_draw_glyph9(d1, linesize,
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
                                    font_ptr, cheight, fgcol, bgcol, dup9);
                }
                if (src == cursor_ptr &&
                    !(s->cr[0x0a] & 0x20)) {
                    int line_start, line_last, h;
                    /* draw the cursor */
                    line_start = s->cr[0x0a] & 0x1f;
                    line_last = s->cr[0x0b] & 0x1f;
                    /* XXX: check that */
                    if (line_last > cheight - 1)
                        line_last = cheight - 1;
                    if (line_last >= line_start && line_start < cheight) {
                        h = line_last - line_start + 1;
                        d = d1 + linesize * line_start;
1237
                        if (cw != 9) {
1238
                            vga_draw_glyph8(d, linesize,
1239
1240
                                            cursor_glyph, h, fgcol, bgcol);
                        } else {
1241
                            vga_draw_glyph9(d, linesize,
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
                                            cursor_glyph, h, fgcol, bgcol, 1);
                        }
                    }
                }
            }
            d1 += x_incr;
            src += 4;
            ch_attr_ptr++;
        }
        if (cx_max != -1) {
1252
            dpy_update(s->ds, cx_min * cw, cy * cheight,
1253
1254
1255
1256
1257
1258
1259
                       (cx_max - cx_min + 1) * cw, cheight);
        }
        dest += linesize * cheight;
        s1 += line_offset;
    }
}
1260
1261
1262
1263
1264
1265
1266
1267
1268
enum {
    VGA_DRAW_LINE2,
    VGA_DRAW_LINE2D2,
    VGA_DRAW_LINE4,
    VGA_DRAW_LINE4D2,
    VGA_DRAW_LINE8D2,
    VGA_DRAW_LINE8,
    VGA_DRAW_LINE15,
    VGA_DRAW_LINE16,
bellard authored
1269
    VGA_DRAW_LINE24,
1270
1271
1272
1273
    VGA_DRAW_LINE32,
    VGA_DRAW_LINE_NB,
};
bellard authored
1274
static vga_draw_line_func *vga_draw_line_table[NB_DEPTHS * VGA_DRAW_LINE_NB] = {
1275
1276
1277
1278
    vga_draw_line2_8,
    vga_draw_line2_16,
    vga_draw_line2_16,
    vga_draw_line2_32,
bellard authored
1279
    vga_draw_line2_32,
1280
1281
    vga_draw_line2_16,
    vga_draw_line2_16,
1282
1283
1284
1285
1286
    vga_draw_line2d2_8,
    vga_draw_line2d2_16,
    vga_draw_line2d2_16,
    vga_draw_line2d2_32,
bellard authored
1287
    vga_draw_line2d2_32,
1288
1289
    vga_draw_line2d2_16,
    vga_draw_line2d2_16,
1290
1291
1292
1293
1294
    vga_draw_line4_8,
    vga_draw_line4_16,
    vga_draw_line4_16,
    vga_draw_line4_32,
bellard authored
1295
    vga_draw_line4_32,
1296
1297
    vga_draw_line4_16,
    vga_draw_line4_16,
1298
1299
1300
1301
1302
    vga_draw_line4d2_8,
    vga_draw_line4d2_16,
    vga_draw_line4d2_16,
    vga_draw_line4d2_32,
bellard authored
1303
    vga_draw_line4d2_32,
1304
1305
    vga_draw_line4d2_16,
    vga_draw_line4d2_16,
1306
1307
1308
1309
1310

    vga_draw_line8d2_8,
    vga_draw_line8d2_16,
    vga_draw_line8d2_16,
    vga_draw_line8d2_32,
bellard authored
1311
    vga_draw_line8d2_32,
1312
1313
    vga_draw_line8d2_16,
    vga_draw_line8d2_16,
1314
1315
1316
1317
1318
    vga_draw_line8_8,
    vga_draw_line8_16,
    vga_draw_line8_16,
    vga_draw_line8_32,
bellard authored
1319
    vga_draw_line8_32,
1320
1321
    vga_draw_line8_16,
    vga_draw_line8_16,
1322
1323
1324
1325
1326

    vga_draw_line15_8,
    vga_draw_line15_15,
    vga_draw_line15_16,
    vga_draw_line15_32,
bellard authored
1327
    vga_draw_line15_32bgr,
1328
1329
    vga_draw_line15_15bgr,
    vga_draw_line15_16bgr,
1330
1331
1332
1333
1334

    vga_draw_line16_8,
    vga_draw_line16_15,
    vga_draw_line16_16,
    vga_draw_line16_32,
bellard authored
1335
    vga_draw_line16_32bgr,
1336
1337
    vga_draw_line16_15bgr,
    vga_draw_line16_16bgr,
1338
bellard authored
1339
1340
1341
1342
    vga_draw_line24_8,
    vga_draw_line24_15,
    vga_draw_line24_16,
    vga_draw_line24_32,
bellard authored
1343
    vga_draw_line24_32bgr,
1344
1345
    vga_draw_line24_15bgr,
    vga_draw_line24_16bgr,
bellard authored
1346
1347
1348
1349
1350
    vga_draw_line32_8,
    vga_draw_line32_15,
    vga_draw_line32_16,
    vga_draw_line32_32,
bellard authored
1351
    vga_draw_line32_32bgr,
1352
1353
    vga_draw_line32_15bgr,
    vga_draw_line32_16bgr,
bellard authored
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
};

typedef unsigned int rgb_to_pixel_dup_func(unsigned int r, unsigned int g, unsigned b);

static rgb_to_pixel_dup_func *rgb_to_pixel_dup_table[NB_DEPTHS] = {
    rgb_to_pixel8_dup,
    rgb_to_pixel15_dup,
    rgb_to_pixel16_dup,
    rgb_to_pixel32_dup,
    rgb_to_pixel32bgr_dup,
1364
1365
    rgb_to_pixel15bgr_dup,
    rgb_to_pixel16bgr_dup,
1366
1367
};
bellard authored
1368
1369
1370
1371
1372
1373
static int vga_get_bpp(VGAState *s)
{
    int ret;
#ifdef CONFIG_BOCHS_VBE
    if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
        ret = s->vbe_regs[VBE_DISPI_INDEX_BPP];
1374
    } else
bellard authored
1375
1376
1377
1378
1379
1380
1381
#endif
    {
        ret = 0;
    }
    return ret;
}
bellard authored
1382
1383
1384
static void vga_get_resolution(VGAState *s, int *pwidth, int *pheight)
{
    int width, height;
1385
1386
1387
1388
1389
#ifdef CONFIG_BOCHS_VBE
    if (s->vbe_regs[VBE_DISPI_INDEX_ENABLE] & VBE_DISPI_ENABLED) {
        width = s->vbe_regs[VBE_DISPI_INDEX_XRES];
        height = s->vbe_regs[VBE_DISPI_INDEX_YRES];
1390
    } else
1391
1392
1393
#endif
    {
        width = (s->cr[0x01] + 1) * 8;
1394
1395
        height = s->cr[0x12] |
            ((s->cr[0x07] & 0x02) << 7) |
1396
1397
1398
            ((s->cr[0x07] & 0x40) << 3);
        height = (height + 1);
    }
bellard authored
1399
1400
1401
1402
    *pwidth = width;
    *pheight = height;
}
1403
1404
1405
1406
1407
1408
1409
1410
1411
1412
1413
1414
void vga_invalidate_scanlines(VGAState *s, int y1, int y2)
{
    int y;
    if (y1 >= VGA_MAX_HEIGHT)
        return;
    if (y2 >= VGA_MAX_HEIGHT)
        y2 = VGA_MAX_HEIGHT;
    for(y = y1; y < y2; y++) {
        s->invalidated_y_table[y >> 5] |= 1 << (y & 0x1f);
    }
}
1415
/*
1416
1417
1418
1419
 * graphic modes
 */
static void vga_draw_graphic(VGAState *s, int full_update)
{
1420
    int y1, y, update, page_min, page_max, linesize, y_start, double_scan, mask;
1421
    int width, height, shift_control, line_offset, page0, page1, bwidth;
1422
    int disp_width, multi_scan, multi_run;
1423
    uint8_t *d;
1424
    uint32_t v, addr1, addr;
1425
    vga_draw_line_func *vga_draw_line;
1426
1427
1428
    full_update |= update_basic_params(s);
bellard authored
1429
    s->get_resolution(s, &width, &height);
1430
    disp_width = width;
1431
1432
    shift_control = (s->gr[0x05] >> 5) & 3;
1433
1434
1435
    double_scan = (s->cr[0x09] >> 7);
    if (shift_control != 1) {
        multi_scan = (((s->cr[0x09] & 0x1f) + 1) << double_scan) - 1;
1436
    } else {
1437
1438
1439
        /* in CGA modes, multi_scan is ignored */
        /* XXX: is it correct ? */
        multi_scan = double_scan;
1440
1441
    }
    multi_run = multi_scan;
1442
1443
    if (shift_control != s->shift_control ||
        double_scan != s->double_scan) {
1444
1445
        full_update = 1;
        s->shift_control = shift_control;
1446
        s->double_scan = double_scan;
1447
    }
1448
1449
1450
1451
1452
1453
1454
1455
1456
1457
1458
1459
1460
1461
1462
1463
1464
1465
    if (shift_control == 0) {
        full_update |= update_palette16(s);
        if (s->sr[0x01] & 8) {
            v = VGA_DRAW_LINE4D2;
            disp_width <<= 1;
        } else {
            v = VGA_DRAW_LINE4;
        }
    } else if (shift_control == 1) {
        full_update |= update_palette16(s);
        if (s->sr[0x01] & 8) {
            v = VGA_DRAW_LINE2D2;
            disp_width <<= 1;
        } else {
            v = VGA_DRAW_LINE2;
        }
    } else {
bellard authored
1466
1467
1468
        switch(s->get_bpp(s)) {
        default:
        case 0:
bellard authored
1469
1470
            full_update |= update_palette256(s);
            v = VGA_DRAW_LINE8D2;
bellard authored
1471
1472
1473
1474
1475
1476
1477
1478
1479
1480
1481
1482
1483
1484
1485
1486
1487
            break;
        case 8:
            full_update |= update_palette256(s);
            v = VGA_DRAW_LINE8;
            break;
        case 15:
            v = VGA_DRAW_LINE15;
            break;
        case 16:
            v = VGA_DRAW_LINE16;
            break;
        case 24:
            v = VGA_DRAW_LINE24;
            break;
        case 32:
            v = VGA_DRAW_LINE32;
            break;
bellard authored
1488
        }
1489
    }
bellard authored
1490
    vga_draw_line = vga_draw_line_table[v * NB_DEPTHS + get_depth_index(s->ds)];
1491
1492
1493
1494

    if (disp_width != s->last_width ||
        height != s->last_height) {
        dpy_resize(s->ds, disp_width, height);
bellard authored
1495
1496
        s->last_scr_width = disp_width;
        s->last_scr_height = height;
1497
1498
1499
1500
        s->last_width = disp_width;
        s->last_height = height;
        full_update = 1;
    }
1501
1502
    if (s->cursor_invalidate)
        s->cursor_invalidate(s);
1503
1504
    line_offset = s->line_offset;
1505
#if 0
1506
    printf("w=%d h=%d v=%d line_offset=%d cr[0x09]=0x%02x cr[0x17]=0x%02x linecmp=%d sr[0x01]=0x%02x\n",
1507
1508
           width, height, v, line_offset, s->cr[9], s->cr[0x17], s->line_compare, s->sr[0x01]);
#endif
1509
    addr1 = (s->start_addr * 4);
1510
1511
    bwidth = width * 4;
    y_start = -1;
1512
1513
1514
1515
    page_min = 0x7fffffff;
    page_max = -1;
    d = s->ds->data;
    linesize = s->ds->linesize;
1516
    y1 = 0;
1517
1518
    for(y = 0; y < height; y++) {
        addr = addr1;
1519
        if (!(s->cr[0x17] & 1)) {
1520
            int shift;
1521
            /* CGA compatibility handling */
1522
1523
            shift = 14 + ((s->cr[0x17] >> 6) & 1);
            addr = (addr & ~(1 << shift)) | ((y1 & 1) << shift);
1524
        }
1525
        if (!(s->cr[0x17] & 2)) {
1526
            addr = (addr & ~0x8000) | ((y1 & 2) << 14);
1527
        }
bellard authored
1528
1529
        page0 = s->vram_offset + (addr & TARGET_PAGE_MASK);
        page1 = s->vram_offset + ((addr + bwidth - 1) & TARGET_PAGE_MASK);
1530
        update = full_update |
bellard authored
1531
1532
            cpu_physical_memory_get_dirty(page0, VGA_DIRTY_FLAG) |
            cpu_physical_memory_get_dirty(page1, VGA_DIRTY_FLAG);
bellard authored
1533
        if ((page1 - page0) > TARGET_PAGE_SIZE) {
1534
            /* if wide line, can use another page */
1535
            update |= cpu_physical_memory_get_dirty(page0 + TARGET_PAGE_SIZE,
bellard authored
1536
                                                    VGA_DIRTY_FLAG);
1537
        }
1538
1539
        /* explicit invalidation for the hardware cursor */
        update |= (s->invalidated_y_table[y >> 5] >> (y & 0x1f)) & 1;
1540
        if (update) {
1541
1542
            if (y_start < 0)
                y_start = y;
1543
1544
1545
1546
1547
            if (page0 < page_min)
                page_min = page0;
            if (page1 > page_max)
                page_max = page1;
            vga_draw_line(s, d, s->vram_ptr + addr, width);
1548
1549
            if (s->cursor_draw_line)
                s->cursor_draw_line(s, d, y);
1550
1551
1552
        } else {
            if (y_start >= 0) {
                /* flush to display */
1553
                dpy_update(s->ds, 0, y_start,
1554
                           disp_width, y - y_start);
1555
1556
                y_start = -1;
            }
1557
        }
1558
        if (!multi_run) {
1559
1560
1561
1562
            mask = (s->cr[0x17] & 3) ^ 3;
            if ((y1 & mask) == mask)
                addr1 += line_offset;
            y1++;
1563
1564
1565
            multi_run = multi_scan;
        } else {
            multi_run--;
1566
        }
1567
1568
1569
        /* line compare acts on the displayed lines */
        if (y == s->line_compare)
            addr1 = 0;
1570
1571
        d += linesize;
    }
1572
1573
    if (y_start >= 0) {
        /* flush to display */
1574
        dpy_update(s->ds, 0, y_start,
1575
                   disp_width, y - y_start);
1576
    }
1577
1578
    /* reset modified pages */
    if (page_max != -1) {
bellard authored
1579
1580
        cpu_physical_memory_reset_dirty(page_min, page_max + TARGET_PAGE_SIZE,
                                        VGA_DIRTY_FLAG);
1581
    }
1582
    memset(s->invalidated_y_table, 0, ((height + 31) >> 5) * 4);
1583
1584
}
bellard authored
1585
1586
1587
1588
1589
1590
1591
1592
1593
static void vga_draw_blank(VGAState *s, int full_update)
{
    int i, w, val;
    uint8_t *d;

    if (!full_update)
        return;
    if (s->last_scr_width <= 0 || s->last_scr_height <= 0)
        return;
1594
    if (s->ds->depth == 8)
bellard authored
1595
1596
1597
1598
1599
1600
1601
1602
1603
        val = s->rgb_to_pixel(0, 0, 0);
    else
        val = 0;
    w = s->last_scr_width * ((s->ds->depth + 7) >> 3);
    d = s->ds->data;
    for(i = 0; i < s->last_scr_height; i++) {
        memset(d, val, w);
        d += s->ds->linesize;
    }
1604
    dpy_update(s->ds, 0, 0,
bellard authored
1605
1606
1607
1608
1609
               s->last_scr_width, s->last_scr_height);
}

#define GMODE_TEXT     0
#define GMODE_GRAPH    1
1610
#define GMODE_BLANK 2
bellard authored
1611
1612
static void vga_update_display(void *opaque)
1613
{
1614
    VGAState *s = (VGAState *)opaque;
1615
1616
1617
    int full_update, graphic_mode;

    if (s->ds->depth == 0) {
1618
        /* nothing to do */
1619
    } else {
1620
        s->rgb_to_pixel =
bellard authored
1621
            rgb_to_pixel_dup_table[get_depth_index(s->ds)];
1622
1623
        full_update = 0;
bellard authored
1624
1625
1626
1627
1628
        if (!(s->ar_index & 0x20)) {
            graphic_mode = GMODE_BLANK;
        } else {
            graphic_mode = s->gr[6] & 1;
        }
1629
1630
1631
1632
        if (graphic_mode != s->graphic_mode) {
            s->graphic_mode = graphic_mode;
            full_update = 1;
        }
bellard authored
1633
1634
        switch(graphic_mode) {
        case GMODE_TEXT:
1635
            vga_draw_text(s, full_update);
bellard authored
1636
1637
1638
1639
1640
1641
1642
1643
1644
            break;
        case GMODE_GRAPH:
            vga_draw_graphic(s, full_update);
            break;
        case GMODE_BLANK:
        default:
            vga_draw_blank(s, full_update);
            break;
        }
1645
1646
1647
    }
}
bellard authored
1648
/* force a full display refresh */
1649
static void vga_invalidate_display(void *opaque)
bellard authored
1650
{
1651
    VGAState *s = (VGAState *)opaque;
1652
bellard authored
1653
1654
1655
1656
    s->last_width = -1;
    s->last_height = -1;
}
1657
static void vga_reset(VGAState *s)
1658
1659
1660
1661
1662
{
    memset(s, 0, sizeof(VGAState));
    s->graphic_mode = -1; /* force full update */
}
balrog authored
1663
1664
1665
1666
1667
1668
1669
1670
1671
1672
1673
1674
1675
1676
#define TEXTMODE_X(x)	((x) % width)
#define TEXTMODE_Y(x)	((x) / width)
#define VMEM2CHTYPE(v)	((v & 0xff0007ff) | \
        ((v & 0x00000800) << 10) | ((v & 0x00007000) >> 1))
/* relay text rendering to the display driver
 * instead of doing a full vga_update_display() */
static void vga_update_text(void *opaque, console_ch_t *chardata)
{
    VGAState *s = (VGAState *) opaque;
    int graphic_mode, i, cursor_offset, cursor_visible;
    int cw, cheight, width, height, size, c_min, c_max;
    uint32_t *src;
    console_ch_t *dst, val;
    char msg_buffer[80];
1677
    int full_update = 0;
balrog authored
1678
1679
1680
1681
1682
1683
1684
1685
1686
1687
1688
1689
1690
1691
1692
1693
1694
1695
1696
1697
1698
1699
1700
1701
1702
1703
1704
1705
1706
1707
1708
1709
1710
1711
1712
1713
1714
1715
1716
1717
1718
1719
1720
1721
1722
1723
1724
1725
1726
1727
1728
1729
1730
1731
1732
1733
1734
1735
1736
1737
1738
1739
1740
1741
1742
1743
1744
1745
1746
1747
1748
1749
1750
1751
1752
1753
1754
1755
1756
1757
1758
1759
1760
1761
1762
1763
1764
1765
1766
1767
1768
1769
1770
1771
1772
1773
1774
1775
1776
1777
1778
1779
1780
1781
1782
1783
1784
1785
1786
1787
1788
1789
1790
1791
1792
1793
1794
1795
1796
1797
1798
1799
1800
1801
1802
1803
1804
1805

    if (!(s->ar_index & 0x20)) {
        graphic_mode = GMODE_BLANK;
    } else {
        graphic_mode = s->gr[6] & 1;
    }
    if (graphic_mode != s->graphic_mode) {
        s->graphic_mode = graphic_mode;
        full_update = 1;
    }
    if (s->last_width == -1) {
        s->last_width = 0;
        full_update = 1;
    }

    switch (graphic_mode) {
    case GMODE_TEXT:
        /* TODO: update palette */
        full_update |= update_basic_params(s);

        /* total width & height */
        cheight = (s->cr[9] & 0x1f) + 1;
        cw = 8;
        if (!(s->sr[1] & 0x01))
            cw = 9;
        if (s->sr[1] & 0x08)
            cw = 16; /* NOTE: no 18 pixel wide */
        width = (s->cr[0x01] + 1);
        if (s->cr[0x06] == 100) {
            /* ugly hack for CGA 160x100x16 - explain me the logic */
            height = 100;
        } else {
            height = s->cr[0x12] | 
                ((s->cr[0x07] & 0x02) << 7) | 
                ((s->cr[0x07] & 0x40) << 3);
            height = (height + 1) / cheight;
        }

        size = (height * width);
        if (size > CH_ATTR_SIZE) {
            if (!full_update)
                return;

            sprintf(msg_buffer, "%i x %i Text mode", width, height);
            break;
        }

        if (width != s->last_width || height != s->last_height ||
            cw != s->last_cw || cheight != s->last_ch) {
            s->last_scr_width = width * cw;
            s->last_scr_height = height * cheight;
            dpy_resize(s->ds, width, height);
            s->last_width = width;
            s->last_height = height;
            s->last_ch = cheight;
            s->last_cw = cw;
            full_update = 1;
        }

        /* Update "hardware" cursor */
        cursor_offset = ((s->cr[0x0e] << 8) | s->cr[0x0f]) - s->start_addr;
        if (cursor_offset != s->cursor_offset ||
            s->cr[0xa] != s->cursor_start ||
            s->cr[0xb] != s->cursor_end || full_update) {
            cursor_visible = !(s->cr[0xa] & 0x20);
            if (cursor_visible && cursor_offset < size && cursor_offset >= 0)
                dpy_cursor(s->ds,
                           TEXTMODE_X(cursor_offset),
                           TEXTMODE_Y(cursor_offset));
            else
                dpy_cursor(s->ds, -1, -1);
            s->cursor_offset = cursor_offset;
            s->cursor_start = s->cr[0xa];
            s->cursor_end = s->cr[0xb];
        }

        src = (uint32_t *) s->vram_ptr + s->start_addr;
        dst = chardata;

        if (full_update) {
            for (i = 0; i < size; src ++, dst ++, i ++)
                console_write_ch(dst, VMEM2CHTYPE(*src));

            dpy_update(s->ds, 0, 0, width, height);
        } else {
            c_max = 0;

            for (i = 0; i < size; src ++, dst ++, i ++) {
                console_write_ch(&val, VMEM2CHTYPE(*src));
                if (*dst != val) {
                    *dst = val;
                    c_max = i;
                    break;
                }
            }
            c_min = i;
            for (; i < size; src ++, dst ++, i ++) {
                console_write_ch(&val, VMEM2CHTYPE(*src));
                if (*dst != val) {
                    *dst = val;
                    c_max = i;
                }
            }

            if (c_min <= c_max) {
                i = TEXTMODE_Y(c_min);
                dpy_update(s->ds, 0, i, width, TEXTMODE_Y(c_max) - i + 1);
            }
        }

        return;
    case GMODE_GRAPH:
        if (!full_update)
            return;

        s->get_resolution(s, &width, &height);
        sprintf(msg_buffer, "%i x %i Graphic mode", width, height);
        break;
    case GMODE_BLANK:
    default:
        if (!full_update)
            return;

        sprintf(msg_buffer, "VGA Blank mode");
        break;
    }

    /* Display a message */
1806
1807
    s->last_width = 60;
    s->last_height = height = 3;
balrog authored
1808
    dpy_cursor(s->ds, -1, -1);
1809
    dpy_resize(s->ds, s->last_width, height);
balrog authored
1810
1811
    for (dst = chardata, i = 0; i < s->last_width * height; i ++)
balrog authored
1812
1813
1814
        console_write_ch(dst ++, ' ');

    size = strlen(msg_buffer);
1815
1816
    width = (s->last_width - size) / 2;
    dst = chardata + s->last_width + width;
balrog authored
1817
1818
1819
    for (i = 0; i < size; i ++)
        console_write_ch(dst ++, 0x00200100 | msg_buffer[i]);
1820
    dpy_update(s->ds, 0, 0, s->last_width, height);
balrog authored
1821
1822
}
1823
static CPUReadMemoryFunc *vga_mem_read[3] = {
1824
1825
1826
1827
1828
    vga_mem_readb,
    vga_mem_readw,
    vga_mem_readl,
};
1829
static CPUWriteMemoryFunc *vga_mem_write[3] = {
1830
1831
1832
1833
1834
    vga_mem_writeb,
    vga_mem_writew,
    vga_mem_writel,
};
bellard authored
1835
1836
1837
1838
1839
static void vga_save(QEMUFile *f, void *opaque)
{
    VGAState *s = opaque;
    int i;
bellard authored
1840
1841
1842
    if (s->pci_dev)
        pci_device_save(s->pci_dev, f);
bellard authored
1843
1844
1845
1846
1847
1848
1849
    qemu_put_be32s(f, &s->latch);
    qemu_put_8s(f, &s->sr_index);
    qemu_put_buffer(f, s->sr, 8);
    qemu_put_8s(f, &s->gr_index);
    qemu_put_buffer(f, s->gr, 16);
    qemu_put_8s(f, &s->ar_index);
    qemu_put_buffer(f, s->ar, 21);
1850
    qemu_put_be32(f, s->ar_flip_flop);
bellard authored
1851
1852
1853
1854
    qemu_put_8s(f, &s->cr_index);
    qemu_put_buffer(f, s->cr, 256);
    qemu_put_8s(f, &s->msr);
    qemu_put_8s(f, &s->fcr);
1855
    qemu_put_byte(f, s->st00);
bellard authored
1856
1857
1858
1859
1860
1861
1862
1863
1864
    qemu_put_8s(f, &s->st01);

    qemu_put_8s(f, &s->dac_state);
    qemu_put_8s(f, &s->dac_sub_index);
    qemu_put_8s(f, &s->dac_read_index);
    qemu_put_8s(f, &s->dac_write_index);
    qemu_put_buffer(f, s->dac_cache, 3);
    qemu_put_buffer(f, s->palette, 768);
1865
    qemu_put_be32(f, s->bank_offset);
bellard authored
1866
1867
1868
1869
1870
1871
1872
1873
1874
1875
1876
1877
1878
1879
1880
1881
#ifdef CONFIG_BOCHS_VBE
    qemu_put_byte(f, 1);
    qemu_put_be16s(f, &s->vbe_index);
    for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
        qemu_put_be16s(f, &s->vbe_regs[i]);
    qemu_put_be32s(f, &s->vbe_start_addr);
    qemu_put_be32s(f, &s->vbe_line_offset);
    qemu_put_be32s(f, &s->vbe_bank_mask);
#else
    qemu_put_byte(f, 0);
#endif
}

static int vga_load(QEMUFile *f, void *opaque, int version_id)
{
    VGAState *s = opaque;
bellard authored
1882
    int is_vbe, i, ret;
bellard authored
1883
bellard authored
1884
    if (version_id > 2)
bellard authored
1885
1886
        return -EINVAL;
bellard authored
1887
1888
1889
1890
1891
1892
    if (s->pci_dev && version_id >= 2) {
        ret = pci_device_load(s->pci_dev, f);
        if (ret < 0)
            return ret;
    }
bellard authored
1893
1894
1895
1896
1897
1898
1899
    qemu_get_be32s(f, &s->latch);
    qemu_get_8s(f, &s->sr_index);
    qemu_get_buffer(f, s->sr, 8);
    qemu_get_8s(f, &s->gr_index);
    qemu_get_buffer(f, s->gr, 16);
    qemu_get_8s(f, &s->ar_index);
    qemu_get_buffer(f, s->ar, 21);
1900
    s->ar_flip_flop=qemu_get_be32(f);
bellard authored
1901
1902
1903
1904
1905
1906
1907
1908
1909
1910
1911
1912
1913
1914
    qemu_get_8s(f, &s->cr_index);
    qemu_get_buffer(f, s->cr, 256);
    qemu_get_8s(f, &s->msr);
    qemu_get_8s(f, &s->fcr);
    qemu_get_8s(f, &s->st00);
    qemu_get_8s(f, &s->st01);

    qemu_get_8s(f, &s->dac_state);
    qemu_get_8s(f, &s->dac_sub_index);
    qemu_get_8s(f, &s->dac_read_index);
    qemu_get_8s(f, &s->dac_write_index);
    qemu_get_buffer(f, s->dac_cache, 3);
    qemu_get_buffer(f, s->palette, 768);
1915
    s->bank_offset=qemu_get_be32(f);
bellard authored
1916
1917
1918
1919
1920
1921
1922
1923
1924
1925
1926
1927
1928
1929
1930
1931
1932
1933
1934
1935
    is_vbe = qemu_get_byte(f);
#ifdef CONFIG_BOCHS_VBE
    if (!is_vbe)
        return -EINVAL;
    qemu_get_be16s(f, &s->vbe_index);
    for(i = 0; i < VBE_DISPI_INDEX_NB; i++)
        qemu_get_be16s(f, &s->vbe_regs[i]);
    qemu_get_be32s(f, &s->vbe_start_addr);
    qemu_get_be32s(f, &s->vbe_line_offset);
    qemu_get_be32s(f, &s->vbe_bank_mask);
#else
    if (is_vbe)
        return -EINVAL;
#endif

    /* force refresh */
    s->graphic_mode = -1;
    return 0;
}
bellard authored
1936
1937
1938
1939
1940
typedef struct PCIVGAState {
    PCIDevice dev;
    VGAState vga_state;
} PCIVGAState;
1941
static void vga_map(PCIDevice *pci_dev, int region_num,
1942
1943
                    uint32_t addr, uint32_t size, int type)
{
bellard authored
1944
1945
    PCIVGAState *d = (PCIVGAState *)pci_dev;
    VGAState *s = &d->vga_state;
bellard authored
1946
1947
1948
1949
1950
    if (region_num == PCI_ROM_SLOT) {
        cpu_register_physical_memory(addr, s->bios_size, s->bios_offset);
    } else {
        cpu_register_physical_memory(addr, s->vram_size, s->vram_offset);
    }
1951
1952
}
1953
void vga_common_init(VGAState *s, DisplayState *ds, uint8_t *vga_ram_base,
bellard authored
1954
                     unsigned long vga_ram_offset, int vga_ram_size)
1955
{
1956
    int i, j, v, b;
1957
1958
1959
1960
1961
1962
1963
1964
1965
1966
1967
1968
1969
1970

    for(i = 0;i < 256; i++) {
        v = 0;
        for(j = 0; j < 8; j++) {
            v |= ((i >> j) & 1) << (j * 4);
        }
        expand4[i] = v;

        v = 0;
        for(j = 0; j < 4; j++) {
            v |= ((i >> (2 * j)) & 3) << (j * 4);
        }
        expand2[i] = v;
    }
1971
1972
1973
1974
1975
1976
1977
1978
1979
    for(i = 0; i < 16; i++) {
        v = 0;
        for(j = 0; j < 4; j++) {
            b = ((i >> j) & 1);
            v |= b << (2 * j);
            v |= b << (2 * j + 1);
        }
        expand4to8[i] = v;
    }
1980
1981
1982
1983
1984
1985
1986

    vga_reset(s);

    s->vram_ptr = vga_ram_base;
    s->vram_offset = vga_ram_offset;
    s->vram_size = vga_ram_size;
    s->ds = ds;
bellard authored
1987
1988
    s->get_bpp = vga_get_bpp;
    s->get_offsets = vga_get_offsets;
bellard authored
1989
    s->get_resolution = vga_get_resolution;
1990
1991
1992
    s->update = vga_update_display;
    s->invalidate = vga_invalidate_display;
    s->screen_dump = vga_screen_dump;
balrog authored
1993
    s->text_update = vga_update_text;
bellard authored
1994
1995
}
bellard authored
1996
/* used by both ISA and PCI */
1997
void vga_init(VGAState *s)
bellard authored
1998
{
bellard authored
1999
    int vga_io_memory;
bellard authored
2000
bellard authored
2001
    register_savevm("vga", 0, 2, vga_save, vga_load, s);
bellard authored
2002
2003
    register_ioport_write(0x3c0, 16, 1, vga_ioport_write, s);
2004
2005
2006
2007
2008
    register_ioport_write(0x3b4, 2, 1, vga_ioport_write, s);
    register_ioport_write(0x3d4, 2, 1, vga_ioport_write, s);
    register_ioport_write(0x3ba, 1, 1, vga_ioport_write, s);
    register_ioport_write(0x3da, 1, 1, vga_ioport_write, s);
2009
2010
    register_ioport_read(0x3c0, 16, 1, vga_ioport_read, s);
2011
2012
2013
2014
2015
    register_ioport_read(0x3b4, 2, 1, vga_ioport_read, s);
    register_ioport_read(0x3d4, 2, 1, vga_ioport_read, s);
    register_ioport_read(0x3ba, 1, 1, vga_ioport_read, s);
    register_ioport_read(0x3da, 1, 1, vga_ioport_read, s);
2016
    s->bank_offset = 0;
2017
bellard authored
2018
2019
#ifdef CONFIG_BOCHS_VBE
    s->vbe_regs[VBE_DISPI_INDEX_ID] = VBE_DISPI_ID0;
2020
    s->vbe_bank_mask = ((s->vram_size >> 16) - 1);
2021
2022
2023
#if defined (TARGET_I386)
    register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
    register_ioport_read(0x1cf, 1, 2, vbe_ioport_read_data, s);
bellard authored
2024
2025
2026
    register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
    register_ioport_write(0x1cf, 1, 2, vbe_ioport_write_data, s);
bellard authored
2027
2028

    /* old Bochs IO ports */
2029
2030
    register_ioport_read(0xff80, 1, 2, vbe_ioport_read_index, s);
    register_ioport_read(0xff81, 1, 2, vbe_ioport_read_data, s);
bellard authored
2031
2032
    register_ioport_write(0xff80, 1, 2, vbe_ioport_write_index, s);
2033
    register_ioport_write(0xff81, 1, 2, vbe_ioport_write_data, s);
2034
2035
2036
2037
2038
2039
#else
    register_ioport_read(0x1ce, 1, 2, vbe_ioport_read_index, s);
    register_ioport_read(0x1d0, 1, 2, vbe_ioport_read_data, s);

    register_ioport_write(0x1ce, 1, 2, vbe_ioport_write_index, s);
    register_ioport_write(0x1d0, 1, 2, vbe_ioport_write_data, s);
bellard authored
2040
#endif
2041
#endif /* CONFIG_BOCHS_VBE */
bellard authored
2042
2043
    vga_io_memory = cpu_register_io_memory(0, vga_mem_read, vga_mem_write, s);
2044
    cpu_register_physical_memory(isa_mem_base + 0x000a0000, 0x20000,
2045
                                 vga_io_memory);
bellard authored
2046
2047
}
2048
2049
2050
2051
2052
2053
2054
2055
2056
2057
2058
2059
2060
2061
2062
2063
2064
2065
2066
2067
2068
2069
2070
2071
2072
2073
2074
2075
2076
2077
2078
2079
2080
2081
2082
2083
2084
2085
2086
2087
2088
2089
2090
2091
2092
2093
2094
2095
2096
2097
2098
2099
2100
2101
2102
2103
2104
2105
2106
2107
2108
2109
2110
2111
2112
2113
2114
2115
2116
2117
2118
2119
2120
2121
2122
/* Memory mapped interface */
static uint32_t vga_mm_readb (void *opaque, target_phys_addr_t addr)
{
    VGAState *s = opaque;

    return vga_ioport_read(s, (addr - s->base_ctrl) >> s->it_shift) & 0xff;
}

static void vga_mm_writeb (void *opaque,
                           target_phys_addr_t addr, uint32_t value)
{
    VGAState *s = opaque;

    vga_ioport_write(s, (addr - s->base_ctrl) >> s->it_shift, value & 0xff);
}

static uint32_t vga_mm_readw (void *opaque, target_phys_addr_t addr)
{
    VGAState *s = opaque;

    return vga_ioport_read(s, (addr - s->base_ctrl) >> s->it_shift) & 0xffff;
}

static void vga_mm_writew (void *opaque,
                           target_phys_addr_t addr, uint32_t value)
{
    VGAState *s = opaque;

    vga_ioport_write(s, (addr - s->base_ctrl) >> s->it_shift, value & 0xffff);
}

static uint32_t vga_mm_readl (void *opaque, target_phys_addr_t addr)
{
    VGAState *s = opaque;

    return vga_ioport_read(s, (addr - s->base_ctrl) >> s->it_shift);
}

static void vga_mm_writel (void *opaque,
                           target_phys_addr_t addr, uint32_t value)
{
    VGAState *s = opaque;

    vga_ioport_write(s, (addr - s->base_ctrl) >> s->it_shift, value);
}

static CPUReadMemoryFunc *vga_mm_read_ctrl[] = {
    &vga_mm_readb,
    &vga_mm_readw,
    &vga_mm_readl,
};

static CPUWriteMemoryFunc *vga_mm_write_ctrl[] = {
    &vga_mm_writeb,
    &vga_mm_writew,
    &vga_mm_writel,
};

static void vga_mm_init(VGAState *s, target_phys_addr_t vram_base,
                        target_phys_addr_t ctrl_base, int it_shift)
{
    int s_ioport_ctrl, vga_io_memory;

    s->base_ctrl = ctrl_base;
    s->it_shift = it_shift;
    s_ioport_ctrl = cpu_register_io_memory(0, vga_mm_read_ctrl, vga_mm_write_ctrl, s);
    vga_io_memory = cpu_register_io_memory(0, vga_mem_read, vga_mem_write, s);

    register_savevm("vga", 0, 2, vga_save, vga_load, s);

    cpu_register_physical_memory(ctrl_base, 0x100000, s_ioport_ctrl);
    s->bank_offset = 0;
    cpu_register_physical_memory(vram_base + 0x000a0000, 0x20000, vga_io_memory);
}
2123
int isa_vga_init(DisplayState *ds, uint8_t *vga_ram_base,
bellard authored
2124
2125
2126
2127
2128
2129
2130
2131
2132
2133
                 unsigned long vga_ram_offset, int vga_ram_size)
{
    VGAState *s;

    s = qemu_mallocz(sizeof(VGAState));
    if (!s)
        return -1;

    vga_common_init(s, ds, vga_ram_base, vga_ram_offset, vga_ram_size);
    vga_init(s);
2134
balrog authored
2135
2136
    graphic_console_init(s->ds, s->update, s->invalidate, s->screen_dump,
                         s->text_update, s);
2137
bellard authored
2138
#ifdef CONFIG_BOCHS_VBE
bellard authored
2139
    /* XXX: use optimized standard vga accesses */
2140
    cpu_register_physical_memory(VBE_DISPI_LFB_PHYSICAL_ADDRESS,
bellard authored
2141
                                 vga_ram_size, vga_ram_offset);
bellard authored
2142
#endif
bellard authored
2143
2144
2145
    return 0;
}
2146
2147
2148
2149
2150
2151
2152
2153
2154
2155
2156
2157
2158
2159
int isa_vga_mm_init(DisplayState *ds, uint8_t *vga_ram_base,
                    unsigned long vga_ram_offset, int vga_ram_size,
                    target_phys_addr_t vram_base, target_phys_addr_t ctrl_base,
                    int it_shift)
{
    VGAState *s;

    s = qemu_mallocz(sizeof(VGAState));
    if (!s)
        return -1;

    vga_common_init(s, ds, vga_ram_base, vga_ram_offset, vga_ram_size);
    vga_mm_init(s, vram_base, ctrl_base, it_shift);
balrog authored
2160
2161
    graphic_console_init(s->ds, s->update, s->invalidate, s->screen_dump,
                         s->text_update, s);
2162
2163
2164
2165
2166
2167
2168
2169
2170

#ifdef CONFIG_BOCHS_VBE
    /* XXX: use optimized standard vga accesses */
    cpu_register_physical_memory(VBE_DISPI_LFB_PHYSICAL_ADDRESS,
                                 vga_ram_size, vga_ram_offset);
#endif
    return 0;
}
2171
int pci_vga_init(PCIBus *bus, DisplayState *ds, uint8_t *vga_ram_base,
bellard authored
2172
2173
2174
2175
2176
2177
                 unsigned long vga_ram_offset, int vga_ram_size,
                 unsigned long vga_bios_offset, int vga_bios_size)
{
    PCIVGAState *d;
    VGAState *s;
    uint8_t *pci_conf;
2178
2179
    d = (PCIVGAState *)pci_register_device(bus, "VGA",
bellard authored
2180
2181
2182
2183
2184
                                           sizeof(PCIVGAState),
                                           -1, NULL, NULL);
    if (!d)
        return -1;
    s = &d->vga_state;
2185
bellard authored
2186
2187
    vga_common_init(s, ds, vga_ram_base, vga_ram_offset, vga_ram_size);
    vga_init(s);
2188
balrog authored
2189
2190
    graphic_console_init(s->ds, s->update, s->invalidate, s->screen_dump,
                         s->text_update, s);
2191
bellard authored
2192
    s->pci_dev = &d->dev;
2193
bellard authored
2194
2195
2196
2197
2198
    pci_conf = d->dev.config;
    pci_conf[0x00] = 0x34; // dummy VGA (same as Bochs ID)
    pci_conf[0x01] = 0x12;
    pci_conf[0x02] = 0x11;
    pci_conf[0x03] = 0x11;
2199
    pci_conf[0x0a] = 0x00; // VGA controller
bellard authored
2200
2201
    pci_conf[0x0b] = 0x03;
    pci_conf[0x0e] = 0x00; // header_type
2202
bellard authored
2203
    /* XXX: vga_ram_size must be a power of two */
2204
    pci_register_io_region(&d->dev, 0, vga_ram_size,
bellard authored
2205
2206
2207
2208
2209
2210
2211
2212
2213
                           PCI_ADDRESS_SPACE_MEM_PREFETCH, vga_map);
    if (vga_bios_size != 0) {
        unsigned int bios_total_size;
        s->bios_offset = vga_bios_offset;
        s->bios_size = vga_bios_size;
        /* must be a power of two */
        bios_total_size = 1;
        while (bios_total_size < vga_bios_size)
            bios_total_size <<= 1;
2214
        pci_register_io_region(&d->dev, PCI_ROM_SLOT, bios_total_size,
bellard authored
2215
                               PCI_ADDRESS_SPACE_MEM_PREFETCH, vga_map);
2216
    }
2217
2218
    return 0;
}
2219
2220
2221
2222
2223
2224

/********************************************************/
/* vga screen dump */

static int vga_save_w, vga_save_h;
2225
static void vga_save_dpy_update(DisplayState *s,
2226
2227
2228
2229
2230
2231
2232
2233
2234
2235
2236
2237
2238
2239
2240
2241
                                int x, int y, int w, int h)
{
}

static void vga_save_dpy_resize(DisplayState *s, int w, int h)
{
    s->linesize = w * 4;
    s->data = qemu_malloc(h * s->linesize);
    vga_save_w = w;
    vga_save_h = h;
}

static void vga_save_dpy_refresh(DisplayState *s)
{
}
2242
int ppm_save(const char *filename, uint8_t *data,
2243
             int w, int h, int linesize)
2244
2245
2246
2247
2248
2249
2250
2251
2252
2253
2254
2255
2256
2257
2258
2259
2260
2261
2262
2263
2264
2265
2266
2267
2268
2269
2270
2271
2272
{
    FILE *f;
    uint8_t *d, *d1;
    unsigned int v;
    int y, x;

    f = fopen(filename, "wb");
    if (!f)
        return -1;
    fprintf(f, "P6\n%d %d\n%d\n",
            w, h, 255);
    d1 = data;
    for(y = 0; y < h; y++) {
        d = d1;
        for(x = 0; x < w; x++) {
            v = *(uint32_t *)d;
            fputc((v >> 16) & 0xff, f);
            fputc((v >> 8) & 0xff, f);
            fputc((v) & 0xff, f);
            d += 4;
        }
        d1 += linesize;
    }
    fclose(f);
    return 0;
}

/* save the vga display in a PPM image even if no display is
   available */
2273
static void vga_screen_dump(void *opaque, const char *filename)
2274
{
2275
    VGAState *s = (VGAState *)opaque;
2276
    DisplayState *saved_ds, ds1, *ds = &ds1;
2277
2278
    /* XXX: this is a little hackish */
2279
    vga_invalidate_display(s);
2280
2281
2282
2283
2284
2285
2286
2287
2288
2289
    saved_ds = s->ds;

    memset(ds, 0, sizeof(DisplayState));
    ds->dpy_update = vga_save_dpy_update;
    ds->dpy_resize = vga_save_dpy_resize;
    ds->dpy_refresh = vga_save_dpy_refresh;
    ds->depth = 32;

    s->ds = ds;
    s->graphic_mode = -1;
2290
    vga_update_display(s);
2291
2292
    if (ds->data) {
2293
        ppm_save(filename, ds->data, vga_save_w, vga_save_h,
2294
2295
2296
2297
2298
                 s->ds->linesize);
        qemu_free(ds->data);
    }
    s->ds = saved_ds;
}