1
/*
2
* QEMU Sun4u / Sun4v System Emulator
ths
authored
18 years ago
3
*
4
* Copyright ( c ) 2005 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
26
27
28
29
30
31
32
# include "hw.h"
# include "pci.h"
# include "pc.h"
# include "nvram.h"
# include "fdc.h"
# include "net.h"
# include "qemu-timer.h"
# include "sysemu.h"
# include "boards.h"
33
# include "firmware_abi.h"
34
# include "fw_cfg.h"
35
36
37
38
39
40
41
42
43
44
// # define DEBUG_IRQ
# ifdef DEBUG_IRQ
# define DPRINTF ( fmt , args ...) \
do { printf ( "CPUIRQ: " fmt , ## args ); } while ( 0 )
# else
# define DPRINTF ( fmt , args ...)
# endif
45
46
47
# define KERNEL_LOAD_ADDR 0x00404000
# define CMDLINE_ADDR 0x003ff000
# define INITRD_LOAD_ADDR 0x00300000
48
# define PROM_SIZE_MAX ( 4 * 1024 * 1024 )
49
# define PROM_VADDR 0x000ffd00000ULL
50
# define APB_SPECIAL_BASE 0x1fe00000000ULL
51
52
53
# define APB_MEM_BASE 0x1ff00000000ULL
# define VGA_BASE ( APB_MEM_BASE + 0x400000ULL )
# define PROM_FILENAME "openbios-sparc64"
54
# define NVRAM_SIZE 0x2000
ths
authored
17 years ago
55
# define MAX_IDE_BUS 2
56
# define BIOS_CFG_IOPORT 0x510
57
58
59
# define MAX_PILS 16
60
61
62
# define TICK_INT_DIS 0x8000000000000000ULL
# define TICK_MAX 0x7fffffffffffffffULL
63
64
struct hwdef {
const char * const default_cpu_model ;
65
uint16_t machine_id ;
66
67
uint64_t prom_addr ;
uint64_t console_serial_base ;
68
69
};
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
int DMA_get_channel_mode ( int nchan )
{
return 0 ;
}
int DMA_read_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
int DMA_write_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
void DMA_hold_DREQ ( int nchan ) {}
void DMA_release_DREQ ( int nchan ) {}
void DMA_schedule ( int nchan ) {}
void DMA_init ( int high_page_enable ) {}
void DMA_register_channel ( int nchan ,
DMA_transfer_handler transfer_handler ,
void * opaque )
{
}
92
93
94
95
96
97
98
99
100
101
static int nvram_boot_set ( void * opaque , const char * boot_device )
{
unsigned int i ;
uint8_t image [ sizeof ( ohwcfg_v3_t )];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
m48t59_t * nvram = ( m48t59_t * ) opaque ;
for ( i = 0 ; i < sizeof ( image ); i ++ )
image [ i ] = m48t59_read ( nvram , i ) & 0xff ;
102
103
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_device );
104
105
106
107
108
109
110
111
112
header -> nboot_devices = strlen ( boot_device ) & 0xff ;
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
return 0 ;
}
113
static int sun4u_NVRAM_set_params ( m48t59_t * nvram , uint16_t NVRAM_size ,
114
const char * arch ,
115
116
ram_addr_t RAM_size ,
const char * boot_devices ,
117
118
119
120
uint32_t kernel_image , uint32_t kernel_size ,
const char * cmdline ,
uint32_t initrd_image , uint32_t initrd_size ,
uint32_t NVRAM_image ,
121
122
int width , int height , int depth ,
const uint8_t * macaddr )
123
{
124
125
unsigned int i ;
uint32_t start , end ;
126
127
128
129
130
131
132
133
uint8_t image [ 0x1ff0 ];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
struct sparc_arch_cfg * sparc_header ;
struct OpenBIOS_nvpart_v1 * part_header ;
memset ( image , '\0' , sizeof ( image ));
// Try to match PPC NVRAM
134
135
pstrcpy (( char * ) header -> struct_ident , sizeof ( header -> struct_ident ),
"QEMU_BIOS" );
136
137
138
139
140
header -> struct_version = cpu_to_be32 ( 3 ); /* structure v3 */
header -> nvram_size = cpu_to_be16 ( NVRAM_size );
header -> nvram_arch_ptr = cpu_to_be16 ( sizeof ( ohwcfg_v3_t ));
header -> nvram_arch_size = cpu_to_be16 ( sizeof ( struct sparc_arch_cfg ));
141
pstrcpy (( char * ) header -> arch , sizeof ( header -> arch ), arch );
142
143
144
header -> nb_cpus = smp_cpus & 0xff ;
header -> RAM0_base = 0 ;
header -> RAM0_size = cpu_to_be64 (( uint64_t ) RAM_size );
145
146
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_devices );
147
148
149
header -> nboot_devices = strlen ( boot_devices ) & 0xff ;
header -> kernel_image = cpu_to_be64 (( uint64_t ) kernel_image );
header -> kernel_size = cpu_to_be64 (( uint64_t ) kernel_size );
150
if ( cmdline ) {
151
pstrcpy_targphys ( CMDLINE_ADDR , TARGET_PAGE_SIZE , cmdline );
152
153
header -> cmdline = cpu_to_be64 (( uint64_t ) CMDLINE_ADDR );
header -> cmdline_size = cpu_to_be64 (( uint64_t ) strlen ( cmdline ));
154
}
155
156
157
158
159
160
161
162
163
header -> initrd_image = cpu_to_be64 (( uint64_t ) initrd_image );
header -> initrd_size = cpu_to_be64 (( uint64_t ) initrd_size );
header -> NVRAM_image = cpu_to_be64 (( uint64_t ) NVRAM_image );
header -> width = cpu_to_be16 ( width );
header -> height = cpu_to_be16 ( height );
header -> depth = cpu_to_be16 ( depth );
if ( nographic )
header -> graphic_flags = cpu_to_be16 ( OHW_GF_NOGRAPHICS );
164
165
166
167
168
169
170
171
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
// Architecture specific header
start = sizeof ( ohwcfg_v3_t );
sparc_header = ( struct sparc_arch_cfg * ) & image [ start ];
sparc_header -> valid = 0 ;
start += sizeof ( struct sparc_arch_cfg );
172
173
174
// OpenBIOS nvram variables
// Variable partition
175
176
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_SYSTEM ;
177
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "system" );
178
179
end = start + sizeof ( struct OpenBIOS_nvpart_v1 );
180
for ( i = 0 ; i < nb_prom_envs ; i ++ )
181
182
183
184
end = OpenBIOS_set_var ( image , end , prom_envs [ i ]);
// End marker
image [ end ++ ] = '\0' ;
185
186
end = start + (( end - start + 15 ) & ~ 15 );
187
OpenBIOS_finish_partition ( part_header , end - start );
188
189
190
// free partition
start = end ;
191
192
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_FREE ;
193
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "free" );
194
195
end = 0x1fd0 ;
196
197
OpenBIOS_finish_partition ( part_header , end - start );
198
199
Sun_init_header (( struct Sun_nvram * ) & image [ 0x1fd8 ], macaddr , 0x80 );
200
201
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
202
203
204
qemu_register_boot_set ( nvram_boot_set , nvram );
205
return 0 ;
206
207
}
208
void pic_info ( Monitor * mon )
209
210
211
{
}
212
void irq_info ( Monitor * mon )
213
214
215
{
}
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
void cpu_check_irqs ( CPUState * env )
{
uint32_t pil = env -> pil_in | ( env -> softint & ~ SOFTINT_TIMER ) |
(( env -> softint & SOFTINT_TIMER ) << 14 );
if ( pil && ( env -> interrupt_index == 0 ||
( env -> interrupt_index & ~ 15 ) == TT_EXTINT )) {
unsigned int i ;
for ( i = 15 ; i > 0 ; i -- ) {
if ( pil & ( 1 << i )) {
int old_interrupt = env -> interrupt_index ;
env -> interrupt_index = TT_EXTINT | i ;
if ( old_interrupt != env -> interrupt_index ) {
DPRINTF ( "Set CPU IRQ %d \n " , i );
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
}
break ;
}
}
} else if ( ! pil && ( env -> interrupt_index & ~ 15 ) == TT_EXTINT ) {
DPRINTF ( "Reset CPU IRQ %d \n " , env -> interrupt_index & 15 );
env -> interrupt_index = 0 ;
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
}
}
static void cpu_set_irq ( void * opaque , int irq , int level )
{
CPUState * env = opaque ;
if ( level ) {
DPRINTF ( "Raise CPU IRQ %d \n " , irq );
env -> halted = 0 ;
env -> pil_in |= 1 << irq ;
cpu_check_irqs ( env );
} else {
DPRINTF ( "Lower CPU IRQ %d \n " , irq );
env -> pil_in &= ~ ( 1 << irq );
cpu_check_irqs ( env );
}
}
260
void qemu_system_powerdown ( void )
261
262
263
{
}
264
265
266
267
268
typedef struct ResetData {
CPUState * env ;
uint64_t reset_addr ;
} ResetData ;
269
270
static void main_cpu_reset ( void * opaque )
{
271
272
ResetData * s = ( ResetData * ) opaque ;
CPUState * env = s -> env ;
273
274
cpu_reset ( env );
275
276
env -> tick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> tick , TICK_MAX , 1 );
277
ptimer_run ( env -> tick , 1 );
278
279
env -> stick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> stick , TICK_MAX , 1 );
280
ptimer_run ( env -> stick , 1 );
281
282
env -> hstick_cmpr = TICK_INT_DIS | 0 ;
ptimer_set_limit ( env -> hstick , TICK_MAX , 1 );
283
ptimer_run ( env -> hstick , 1 );
284
285
286
287
288
env -> gregs [ 1 ] = 0 ; // Memory start
env -> gregs [ 2 ] = ram_size ; // Memory size
env -> gregs [ 3 ] = 0 ; // Machine description XXX
env -> pc = s -> reset_addr ;
env -> npc = env -> pc + 4 ;
289
290
}
291
static void tick_irq ( void * opaque )
292
293
294
{
CPUState * env = opaque ;
295
296
297
298
if ( ! ( env -> tick_cmpr & TICK_INT_DIS )) {
env -> softint |= SOFTINT_TIMER ;
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
299
300
}
301
static void stick_irq ( void * opaque )
302
303
304
{
CPUState * env = opaque ;
305
306
307
308
if ( ! ( env -> stick_cmpr & TICK_INT_DIS )) {
env -> softint |= SOFTINT_STIMER ;
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
309
310
}
311
static void hstick_irq ( void * opaque )
312
313
314
{
CPUState * env = opaque ;
315
316
317
if ( ! ( env -> hstick_cmpr & TICK_INT_DIS )) {
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
318
319
}
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
void cpu_tick_set_count ( void * opaque , uint64_t count )
{
ptimer_set_count ( opaque , - count );
}
uint64_t cpu_tick_get_count ( void * opaque )
{
return - ptimer_get_count ( opaque );
}
void cpu_tick_set_limit ( void * opaque , uint64_t limit )
{
ptimer_set_limit ( opaque , - limit , 0 );
}
335
336
337
static const int ide_iobase [ 2 ] = { 0x1f0 , 0x170 };
static const int ide_iobase2 [ 2 ] = { 0x3f6 , 0x376 };
static const int ide_irq [ 2 ] = { 14 , 15 };
338
339
340
341
342
343
344
345
static const int serial_io [ MAX_SERIAL_PORTS ] = { 0x3f8 , 0x2f8 , 0x3e8 , 0x2e8 };
static const int serial_irq [ MAX_SERIAL_PORTS ] = { 4 , 3 , 4 , 3 };
static const int parallel_io [ MAX_PARALLEL_PORTS ] = { 0x378 , 0x278 , 0x3bc };
static const int parallel_irq [ MAX_PARALLEL_PORTS ] = { 7 , 7 , 7 };
static fdctrl_t * floppy_controller ;
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
static void ebus_mmio_mapfunc ( PCIDevice * pci_dev , int region_num ,
uint32_t addr , uint32_t size , int type )
{
DPRINTF ( "Mapping region %d registers at %08x \n " , region_num , addr );
switch ( region_num ) {
case 0 :
isa_mmio_init ( addr , 0x1000000 );
break ;
case 1 :
isa_mmio_init ( addr , 0x800000 );
break ;
}
}
/* EBUS (Eight bit bus) bridge */
static void
pci_ebus_init ( PCIBus * bus , int devfn )
{
PCIDevice * s ;
s = pci_register_device ( bus , "EBUS" , sizeof ( * s ), devfn , NULL , NULL );
368
369
pci_config_set_vendor_id ( s -> config , PCI_VENDOR_ID_SUN );
pci_config_set_device_id ( s -> config , PCI_DEVICE_ID_SUN_EBUS );
370
371
372
373
374
375
s -> config [ 0x04 ] = 0x06 ; // command = bus master , pci mem
s -> config [ 0x05 ] = 0x00 ;
s -> config [ 0x06 ] = 0xa0 ; // status = fast back - to - back , 66 MHz , no error
s -> config [ 0x07 ] = 0x03 ; // status = medium devsel
s -> config [ 0x08 ] = 0x01 ; // revision
s -> config [ 0x09 ] = 0x00 ; // programming i / f
376
pci_config_set_class ( s -> config , PCI_CLASS_BRIDGE_OTHER );
377
378
379
380
381
382
383
384
385
s -> config [ 0x0D ] = 0x0a ; // latency_timer
s -> config [ 0x0E ] = 0x00 ; // header_type
pci_register_io_region ( s , 0 , 0x1000000 , PCI_ADDRESS_SPACE_MEM ,
ebus_mmio_mapfunc );
pci_register_io_region ( s , 1 , 0x800000 , PCI_ADDRESS_SPACE_MEM ,
ebus_mmio_mapfunc );
}
386
static void sun4uv_init ( ram_addr_t RAM_size , int vga_ram_size ,
387
const char * boot_devices ,
388
389
390
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model ,
const struct hwdef * hwdef )
391
{
392
CPUState * env ;
393
char buf [ 1024 ];
394
m48t59_t * nvram ;
395
396
int ret , linux_boot ;
unsigned int i ;
397
398
ram_addr_t ram_offset , prom_offset , vga_ram_offset ;
long initrd_size , kernel_size ;
399
PCIBus * pci_bus , * pci_bus2 , * pci_bus3 ;
400
QEMUBH * bh ;
401
qemu_irq * irq ;
402
int drive_index ;
ths
authored
17 years ago
403
404
BlockDriverState * hd [ MAX_IDE_BUS * MAX_IDE_DEVS ];
BlockDriverState * fd [ MAX_FD ];
405
void * fw_cfg ;
406
ResetData * reset_info ;
407
408
409
linux_boot = ( kernel_filename != NULL );
410
/* init CPUs */
411
412
413
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
414
415
env = cpu_init ( cpu_model );
if ( ! env ) {
416
417
418
fprintf ( stderr , "Unable to find Sparc CPU definition \n " );
exit ( 1 );
}
419
420
421
422
423
424
425
426
427
428
429
bh = qemu_bh_new ( tick_irq , env );
env -> tick = ptimer_init ( bh );
ptimer_set_period ( env -> tick , 1ULL );
bh = qemu_bh_new ( stick_irq , env );
env -> stick = ptimer_init ( bh );
ptimer_set_period ( env -> stick , 1ULL );
bh = qemu_bh_new ( hstick_irq , env );
env -> hstick = ptimer_init ( bh );
ptimer_set_period ( env -> hstick , 1ULL );
430
431
432
433
434
435
436
437
438
reset_info = qemu_mallocz ( sizeof ( ResetData ));
reset_info -> env = env ;
reset_info -> reset_addr = hwdef -> prom_addr + 0x40ULL ;
qemu_register_reset ( main_cpu_reset , reset_info );
main_cpu_reset ( reset_info );
// Override warm reset address with cold start address
env -> pc = hwdef -> prom_addr + 0x20ULL ;
env -> npc = env -> pc + 4 ;
439
440
/* allocate RAM */
441
442
ram_offset = qemu_ram_alloc ( RAM_size );
cpu_register_physical_memory ( 0 , RAM_size , ram_offset );
443
444
prom_offset = qemu_ram_alloc ( PROM_SIZE_MAX );
445
cpu_register_physical_memory ( hwdef -> prom_addr ,
446
447
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK ,
448
prom_offset | IO_MEM_ROM );
449
450
451
452
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
453
ret = load_elf ( buf , hwdef -> prom_addr - PROM_VADDR , NULL , NULL , NULL );
454
if ( ret < 0 ) {
455
456
457
458
459
460
461
462
ret = load_image_targphys ( buf , hwdef -> prom_addr ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK );
if ( ret < 0 ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
463
464
465
}
kernel_size = 0 ;
466
initrd_size = 0 ;
467
if ( linux_boot ) {
468
/* XXX: put correct offset */
ths
authored
18 years ago
469
kernel_size = load_elf ( kernel_filename , 0 , NULL , NULL , NULL );
470
if ( kernel_size < 0 )
471
472
kernel_size = load_aout ( kernel_filename , KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
473
if ( kernel_size < 0 )
474
475
476
kernel_size = load_image_targphys ( kernel_filename ,
KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
477
if ( kernel_size < 0 ) {
ths
authored
18 years ago
478
fprintf ( stderr , "qemu: could not load kernel '%s' \n " ,
479
kernel_filename );
480
exit ( 1 );
481
482
483
484
}
/* load initrd */
if ( initrd_filename ) {
485
486
487
initrd_size = load_image_targphys ( initrd_filename ,
INITRD_LOAD_ADDR ,
ram_size - INITRD_LOAD_ADDR );
488
if ( initrd_size < 0 ) {
ths
authored
18 years ago
489
fprintf ( stderr , "qemu: could not load initial ram disk '%s' \n " ,
490
491
492
493
494
initrd_filename );
exit ( 1 );
}
}
if ( initrd_size > 0 ) {
495
for ( i = 0 ; i < 64 * TARGET_PAGE_SIZE ; i += TARGET_PAGE_SIZE ) {
496
497
498
if ( ldl_phys ( KERNEL_LOAD_ADDR + i ) == 0x48647253 ) { // HdrS
stl_phys ( KERNEL_LOAD_ADDR + i + 16 , INITRD_LOAD_ADDR );
stl_phys ( KERNEL_LOAD_ADDR + i + 20 , initrd_size );
499
500
501
break ;
}
}
502
503
}
}
504
505
pci_bus = pci_apb_init ( APB_SPECIAL_BASE , APB_MEM_BASE , NULL , & pci_bus2 ,
& pci_bus3 );
506
isa_mem_base = VGA_BASE ;
507
vga_ram_offset = qemu_ram_alloc ( vga_ram_size );
508
pci_vga_init ( pci_bus , phys_ram_base + vga_ram_offset ,
509
510
vga_ram_offset , vga_ram_size ,
0 , 0 );
511
512
513
514
// XXX Should be pci_bus3
pci_ebus_init ( pci_bus , - 1 );
515
516
517
518
519
520
521
i = 0 ;
if ( hwdef -> console_serial_base ) {
serial_mm_init ( hwdef -> console_serial_base , 0 , NULL , 115200 ,
serial_hds [ i ], 1 );
i ++ ;
}
for (; i < MAX_SERIAL_PORTS ; i ++ ) {
522
if ( serial_hds [ i ]) {
523
524
serial_init ( serial_io [ i ], NULL /*serial_irq[i]*/ , 115200 ,
serial_hds [ i ]);
525
526
527
528
529
}
}
for ( i = 0 ; i < MAX_PARALLEL_PORTS ; i ++ ) {
if ( parallel_hds [ i ]) {
530
531
parallel_init ( parallel_io [ i ], NULL /*parallel_irq[i]*/ ,
parallel_hds [ i ]);
532
533
534
}
}
535
536
for ( i = 0 ; i < nb_nics ; i ++ )
pci_nic_init ( pci_bus , & nd_table [ i ], - 1 , "ne2k_pci" );
537
538
irq = qemu_allocate_irqs ( cpu_set_irq , env , MAX_PILS );
ths
authored
17 years ago
539
540
541
542
543
if ( drive_get_max_bus ( IF_IDE ) >= MAX_IDE_BUS ) {
fprintf ( stderr , "qemu: too many IDE bus \n " );
exit ( 1 );
}
for ( i = 0 ; i < MAX_IDE_BUS * MAX_IDE_DEVS ; i ++ ) {
544
545
546
547
drive_index = drive_get_index ( IF_IDE , i / MAX_IDE_DEVS ,
i % MAX_IDE_DEVS );
if ( drive_index != - 1 )
hd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
548
549
550
551
else
hd [ i ] = NULL ;
}
552
553
pci_cmd646_ide_init ( pci_bus , hd , 1 );
554
555
/* FIXME: wire up interrupts. */
i8042_init ( NULL /*1*/ , NULL /*12*/ , 0x60 );
ths
authored
17 years ago
556
for ( i = 0 ; i < MAX_FD ; i ++ ) {
557
558
559
drive_index = drive_get_index ( IF_FLOPPY , 0 , i );
if ( drive_index != - 1 )
fd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
560
561
562
563
else
fd [ i ] = NULL ;
}
floppy_controller = fdctrl_init ( NULL /*6*/ , 2 , 0 , 0x3f0 , fd );
564
nvram = m48t59_init ( NULL /*8*/ , 0 , 0x0074 , NVRAM_SIZE , 59 );
565
sun4u_NVRAM_set_params ( nvram , NVRAM_SIZE , "Sun4u" , RAM_size , boot_devices ,
566
567
568
569
570
571
572
KERNEL_LOAD_ADDR , kernel_size ,
kernel_cmdline ,
INITRD_LOAD_ADDR , initrd_size ,
/* XXX: need an option to load a NVRAM image */
0 ,
graphic_width , graphic_height , graphic_depth ,
( uint8_t * ) & nd_table [ 0 ]. macaddr );
573
574
575
fw_cfg = fw_cfg_init ( BIOS_CFG_IOPORT , BIOS_CFG_IOPORT + 1 , 0 , 0 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
576
577
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
578
579
}
580
581
582
enum {
sun4u_id = 0 ,
sun4v_id = 64 ,
583
niagara_id ,
584
585
};
586
587
588
589
static const struct hwdef hwdefs [] = {
/* Sun4u generic PC-like machine */
{
. default_cpu_model = "TI UltraSparc II" ,
590
. machine_id = sun4u_id ,
591
592
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
593
594
595
596
},
/* Sun4v generic PC-like machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
597
. machine_id = sun4v_id ,
598
599
600
601
602
603
604
605
606
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
},
/* Sun4v generic Niagara machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
. machine_id = niagara_id ,
. prom_addr = 0xfff0000000ULL ,
. console_serial_base = 0xfff0c2c000ULL ,
607
608
609
610
611
},
};
/* Sun4u hardware initialisation */
static void sun4u_init ( ram_addr_t RAM_size , int vga_ram_size ,
612
const char * boot_devices ,
613
614
615
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
616
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
617
618
619
620
621
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 0 ]);
}
/* Sun4v hardware initialisation */
static void sun4v_init ( ram_addr_t RAM_size , int vga_ram_size ,
622
const char * boot_devices ,
623
624
625
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
626
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
627
628
629
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 1 ]);
}
630
631
/* Niagara hardware initialisation */
static void niagara_init ( ram_addr_t RAM_size , int vga_ram_size ,
632
const char * boot_devices ,
633
634
635
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
636
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , kernel_filename ,
637
638
639
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 2 ]);
}
640
QEMUMachine sun4u_machine = {
641
642
643
644
. name = "sun4u" ,
. desc = "Sun4u platform" ,
. init = sun4u_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
645
. nodisk_ok = 1 ,
646
. max_cpus = 1 , // XXX for now
647
};
648
649
QEMUMachine sun4v_machine = {
650
651
652
653
. name = "sun4v" ,
. desc = "Sun4v platform" ,
. init = sun4v_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
654
. nodisk_ok = 1 ,
655
. max_cpus = 1 , // XXX for now
656
};
657
658
659
660
661
662
663
QEMUMachine niagara_machine = {
. name = "Niagara" ,
. desc = "Sun4v platform, Niagara" ,
. init = niagara_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
. nodisk_ok = 1 ,
664
. max_cpus = 1 , // XXX for now
665
};