Blame view

hw/iommu.c 11.4 KB
1
2
3
/*
 * QEMU SPARC iommu emulation
 *
bellard authored
4
 * Copyright (c) 2003-2005 Fabrice Bellard
5
 *
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
pbrook authored
24
25
#include "hw.h"
#include "sun4m.h"
26
27
28
29

/* debug iommu */
//#define DEBUG_IOMMU
bellard authored
30
31
32
33
34
35
#ifdef DEBUG_IOMMU
#define DPRINTF(fmt, args...) \
do { printf("IOMMU: " fmt , ##args); } while (0)
#else
#define DPRINTF(fmt, args...)
#endif
36
bellard authored
37
38
#define IOMMU_NREGS (3*4096/4)
#define IOMMU_CTRL          (0x0000 >> 2)
39
40
41
42
43
44
45
46
47
48
49
50
#define IOMMU_CTRL_IMPL     0xf0000000 /* Implementation */
#define IOMMU_CTRL_VERS     0x0f000000 /* Version */
#define IOMMU_CTRL_RNGE     0x0000001c /* Mapping RANGE */
#define IOMMU_RNGE_16MB     0x00000000 /* 0xff000000 -> 0xffffffff */
#define IOMMU_RNGE_32MB     0x00000004 /* 0xfe000000 -> 0xffffffff */
#define IOMMU_RNGE_64MB     0x00000008 /* 0xfc000000 -> 0xffffffff */
#define IOMMU_RNGE_128MB    0x0000000c /* 0xf8000000 -> 0xffffffff */
#define IOMMU_RNGE_256MB    0x00000010 /* 0xf0000000 -> 0xffffffff */
#define IOMMU_RNGE_512MB    0x00000014 /* 0xe0000000 -> 0xffffffff */
#define IOMMU_RNGE_1GB      0x00000018 /* 0xc0000000 -> 0xffffffff */
#define IOMMU_RNGE_2GB      0x0000001c /* 0x80000000 -> 0xffffffff */
#define IOMMU_CTRL_ENAB     0x00000001 /* IOMMU Enable */
bellard authored
51
52
53
54
55
56
57
58
59
60
61
#define IOMMU_CTRL_MASK     0x0000001d

#define IOMMU_BASE          (0x0004 >> 2)
#define IOMMU_BASE_MASK     0x07fffc00

#define IOMMU_TLBFLUSH      (0x0014 >> 2)
#define IOMMU_TLBFLUSH_MASK 0xffffffff

#define IOMMU_PGFLUSH       (0x0018 >> 2)
#define IOMMU_PGFLUSH_MASK  0xffffffff
62
63
#define IOMMU_AFSR          (0x1000 >> 2)
#define IOMMU_AFSR_ERR      0x80000000 /* LE, TO, or BE asserted */
64
65
66
67
68
69
#define IOMMU_AFSR_LE       0x40000000 /* SBUS reports error after
                                          transaction */
#define IOMMU_AFSR_TO       0x20000000 /* Write access took more than
                                          12.8 us. */
#define IOMMU_AFSR_BE       0x10000000 /* Write access received error
                                          acknowledge */
70
71
#define IOMMU_AFSR_SIZE     0x0e000000 /* Size of transaction causing error */
#define IOMMU_AFSR_S        0x01000000 /* Sparc was in supervisor mode */
72
73
#define IOMMU_AFSR_RESV     0x00800000 /* Reserved, forced to 0x8 by
                                          hardware */
74
75
76
#define IOMMU_AFSR_ME       0x00080000 /* Multiple errors occurred */
#define IOMMU_AFSR_RD       0x00040000 /* A read operation was in progress */
#define IOMMU_AFSR_FAV      0x00020000 /* IOMMU afar has valid contents */
77
#define IOMMU_AFSR_MASK     0xff0fffff
78
79
80

#define IOMMU_AFAR          (0x1004 >> 2)
bellard authored
81
82
83
84
#define IOMMU_SBCFG0        (0x1010 >> 2) /* SBUS configration per-slot */
#define IOMMU_SBCFG1        (0x1014 >> 2) /* SBUS configration per-slot */
#define IOMMU_SBCFG2        (0x1018 >> 2) /* SBUS configration per-slot */
#define IOMMU_SBCFG3        (0x101c >> 2) /* SBUS configration per-slot */
85
86
#define IOMMU_SBCFG_SAB30   0x00010000 /* Phys-address bit 30 when
                                          bypass enabled */
bellard authored
87
88
89
#define IOMMU_SBCFG_BA16    0x00000004 /* Slave supports 16 byte bursts */
#define IOMMU_SBCFG_BA8     0x00000002 /* Slave supports 8 byte bursts */
#define IOMMU_SBCFG_BYPASS  0x00000001 /* Bypass IOMMU, treat all addresses
blueswir1 authored
90
                                          produced by this device as pure
bellard authored
91
92
93
94
95
96
                                          physical. */
#define IOMMU_SBCFG_MASK    0x00010003

#define IOMMU_ARBEN         (0x2000 >> 2) /* SBUS arbitration enable */
#define IOMMU_ARBEN_MASK    0x001f0000
#define IOMMU_MID           0x00000008
97
98

/* The format of an iopte in the page tables */
99
#define IOPTE_PAGE          0xffffff00 /* Physical page number (PA[35:12]) */
100
101
#define IOPTE_CACHE         0x00000080 /* Cached (in vme IOCACHE or
                                          Viking/MXCC) */
102
103
104
105
106
107
#define IOPTE_WRITE         0x00000004 /* Writeable */
#define IOPTE_VALID         0x00000002 /* IOPTE is valid */
#define IOPTE_WAZ           0x00000001 /* Write as zeros */

#define PAGE_SHIFT      12
#define PAGE_SIZE       (1 << PAGE_SHIFT)
blueswir1 authored
108
#define PAGE_MASK       (PAGE_SIZE - 1)
109
110

typedef struct IOMMUState {
111
    target_phys_addr_t addr;
bellard authored
112
    uint32_t regs[IOMMU_NREGS];
113
    target_phys_addr_t iostart;
114
    uint32_t version;
115
116
117
118
119
} IOMMUState;

static uint32_t iommu_mem_readw(void *opaque, target_phys_addr_t addr)
{
    IOMMUState *s = opaque;
120
    target_phys_addr_t saddr;
121
bellard authored
122
    saddr = (addr - s->addr) >> 2;
123
124
    switch (saddr) {
    default:
blueswir1 authored
125
126
127
        DPRINTF("read reg[%d] = %x\n", (int)saddr, s->regs[saddr]);
        return s->regs[saddr];
        break;
128
129
130
131
    }
    return 0;
}
132
133
static void iommu_mem_writew(void *opaque, target_phys_addr_t addr,
                             uint32_t val)
134
135
{
    IOMMUState *s = opaque;
136
    target_phys_addr_t saddr;
137
bellard authored
138
    saddr = (addr - s->addr) >> 2;
139
    DPRINTF("write reg[%d] = %x\n", (int)saddr, val);
140
    switch (saddr) {
bellard authored
141
    case IOMMU_CTRL:
blueswir1 authored
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
        switch (val & IOMMU_CTRL_RNGE) {
        case IOMMU_RNGE_16MB:
            s->iostart = 0xffffffffff000000ULL;
            break;
        case IOMMU_RNGE_32MB:
            s->iostart = 0xfffffffffe000000ULL;
            break;
        case IOMMU_RNGE_64MB:
            s->iostart = 0xfffffffffc000000ULL;
            break;
        case IOMMU_RNGE_128MB:
            s->iostart = 0xfffffffff8000000ULL;
            break;
        case IOMMU_RNGE_256MB:
            s->iostart = 0xfffffffff0000000ULL;
            break;
        case IOMMU_RNGE_512MB:
            s->iostart = 0xffffffffe0000000ULL;
            break;
        case IOMMU_RNGE_1GB:
            s->iostart = 0xffffffffc0000000ULL;
            break;
        default:
        case IOMMU_RNGE_2GB:
            s->iostart = 0xffffffff80000000ULL;
            break;
        }
        DPRINTF("iostart = " TARGET_FMT_plx "\n", s->iostart);
170
        s->regs[saddr] = ((val & IOMMU_CTRL_MASK) | s->version);
blueswir1 authored
171
        break;
bellard authored
172
    case IOMMU_BASE:
blueswir1 authored
173
174
        s->regs[saddr] = val & IOMMU_BASE_MASK;
        break;
bellard authored
175
    case IOMMU_TLBFLUSH:
blueswir1 authored
176
177
178
        DPRINTF("tlb flush %x\n", val);
        s->regs[saddr] = val & IOMMU_TLBFLUSH_MASK;
        break;
bellard authored
179
    case IOMMU_PGFLUSH:
blueswir1 authored
180
181
182
        DPRINTF("page flush %x\n", val);
        s->regs[saddr] = val & IOMMU_PGFLUSH_MASK;
        break;
183
184
185
    case IOMMU_AFSR:
        s->regs[saddr] = (val & IOMMU_AFSR_MASK) | IOMMU_AFSR_RESV;
        break;
bellard authored
186
187
188
189
    case IOMMU_SBCFG0:
    case IOMMU_SBCFG1:
    case IOMMU_SBCFG2:
    case IOMMU_SBCFG3:
blueswir1 authored
190
191
        s->regs[saddr] = val & IOMMU_SBCFG_MASK;
        break;
bellard authored
192
193
194
    case IOMMU_ARBEN:
        // XXX implement SBus probing: fault when reading unmapped
        // addresses, fault cause and address stored to MMU/IOMMU
blueswir1 authored
195
196
        s->regs[saddr] = (val & IOMMU_ARBEN_MASK) | IOMMU_MID;
        break;
197
    default:
blueswir1 authored
198
199
        s->regs[saddr] = val;
        break;
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
    }
}

static CPUReadMemoryFunc *iommu_mem_read[3] = {
    iommu_mem_readw,
    iommu_mem_readw,
    iommu_mem_readw,
};

static CPUWriteMemoryFunc *iommu_mem_write[3] = {
    iommu_mem_writew,
    iommu_mem_writew,
    iommu_mem_writew,
};
215
static uint32_t iommu_page_get_flags(IOMMUState *s, target_phys_addr_t addr)
216
{
217
218
    uint32_t ret;
    target_phys_addr_t iopte;
219
220
221
#ifdef DEBUG_IOMMU
    target_phys_addr_t pa = addr;
#endif
222
223
    iopte = s->regs[IOMMU_BASE] << 4;
bellard authored
224
225
    addr &= ~s->iostart;
    iopte += (addr >> (PAGE_SHIFT - 2)) & ~3;
226
    cpu_physical_memory_read(iopte, (uint8_t *)&ret, 4);
227
    tswap32s(&ret);
228
229
    DPRINTF("get flags addr " TARGET_FMT_plx " => pte " TARGET_FMT_plx
            ", *pte = %x\n", pa, iopte, ret);
230
231

    return ret;
pbrook authored
232
233
}
234
235
236
static target_phys_addr_t iommu_translate_pa(IOMMUState *s,
                                             target_phys_addr_t addr,
                                             uint32_t pte)
pbrook authored
237
238
{
    uint32_t tmppte;
239
240
241
242
243
244
    target_phys_addr_t pa;

    tmppte = pte;
    pa = ((pte & IOPTE_PAGE) << 4) + (addr & PAGE_MASK);
    DPRINTF("xlate dva " TARGET_FMT_plx " => pa " TARGET_FMT_plx
            " (iopte = %x)\n", addr, pa, tmppte);
pbrook authored
245
bellard authored
246
    return pa;
247
248
}
249
250
static void iommu_bad_addr(IOMMUState *s, target_phys_addr_t addr,
                           int is_write)
251
252
{
    DPRINTF("bad addr " TARGET_FMT_plx "\n", addr);
253
    s->regs[IOMMU_AFSR] = IOMMU_AFSR_ERR | IOMMU_AFSR_LE | IOMMU_AFSR_RESV |
254
255
256
257
258
259
        IOMMU_AFSR_FAV;
    if (!is_write)
        s->regs[IOMMU_AFSR] |= IOMMU_AFSR_RD;
    s->regs[IOMMU_AFAR] = addr;
}
260
261
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
                           uint8_t *buf, int len, int is_write)
pbrook authored
262
{
263
264
265
    int l;
    uint32_t flags;
    target_phys_addr_t page, phys_addr;
pbrook authored
266
267
268
269
270
271
272

    while (len > 0) {
        page = addr & TARGET_PAGE_MASK;
        l = (page + TARGET_PAGE_SIZE) - addr;
        if (l > len)
            l = len;
        flags = iommu_page_get_flags(opaque, page);
273
274
        if (!(flags & IOPTE_VALID)) {
            iommu_bad_addr(opaque, page, is_write);
pbrook authored
275
            return;
276
        }
pbrook authored
277
278
        phys_addr = iommu_translate_pa(opaque, addr, flags);
        if (is_write) {
279
280
            if (!(flags & IOPTE_WRITE)) {
                iommu_bad_addr(opaque, page, is_write);
pbrook authored
281
                return;
282
            }
pbrook authored
283
284
285
286
287
288
289
290
291
292
            cpu_physical_memory_write(phys_addr, buf, len);
        } else {
            cpu_physical_memory_read(phys_addr, buf, len);
        }
        len -= l;
        buf += l;
        addr += l;
    }
}
bellard authored
293
294
295
296
static void iommu_save(QEMUFile *f, void *opaque)
{
    IOMMUState *s = opaque;
    int i;
297
bellard authored
298
    for (i = 0; i < IOMMU_NREGS; i++)
blueswir1 authored
299
        qemu_put_be32s(f, &s->regs[i]);
300
    qemu_put_be64s(f, &s->iostart);
bellard authored
301
302
303
304
305
306
}

static int iommu_load(QEMUFile *f, void *opaque, int version_id)
{
    IOMMUState *s = opaque;
    int i;
307
308
    if (version_id != 2)
bellard authored
309
310
        return -EINVAL;
bellard authored
311
    for (i = 0; i < IOMMU_NREGS; i++)
blueswir1 authored
312
        qemu_get_be32s(f, &s->regs[i]);
313
    qemu_get_be64s(f, &s->iostart);
bellard authored
314
315
316
317
318
319
320
321

    return 0;
}

static void iommu_reset(void *opaque)
{
    IOMMUState *s = opaque;
bellard authored
322
    memset(s->regs, 0, IOMMU_NREGS * 4);
bellard authored
323
    s->iostart = 0;
324
325
    s->regs[IOMMU_CTRL] = s->version;
    s->regs[IOMMU_ARBEN] = IOMMU_MID;
326
    s->regs[IOMMU_AFSR] = IOMMU_AFSR_RESV;
bellard authored
327
328
}
329
void *iommu_init(target_phys_addr_t addr, uint32_t version)
330
331
{
    IOMMUState *s;
bellard authored
332
    int iommu_io_memory;
333
334
335

    s = qemu_mallocz(sizeof(IOMMUState));
    if (!s)
bellard authored
336
        return NULL;
337
bellard authored
338
    s->addr = addr;
339
    s->version = version;
bellard authored
340
341
342
    iommu_io_memory = cpu_register_io_memory(0, iommu_mem_read,
                                             iommu_mem_write, s);
bellard authored
343
    cpu_register_physical_memory(addr, IOMMU_NREGS * 4, iommu_io_memory);
344
345
    register_savevm("iommu", addr, 2, iommu_save, iommu_load, s);
bellard authored
346
    qemu_register_reset(iommu_reset, s);
347
    iommu_reset(s);
bellard authored
348
    return s;
349
}