Blame view

hw/pc.h 5.38 KB
pbrook authored
1
2
#ifndef HW_PC_H
#define HW_PC_H
3
4
5

#include "qemu-common.h"
pbrook authored
6
7
8
9
/* PC-style peripherals (also used by other machines).  */

/* serial.c */
10
11
SerialState *serial_init(int base, qemu_irq irq, int baudbase,
                         CharDriverState *chr);
pbrook authored
12
SerialState *serial_mm_init (target_phys_addr_t base, int it_shift,
13
14
                             qemu_irq irq, int baudbase,
                             CharDriverState *chr, int ioregister);
pbrook authored
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
uint32_t serial_mm_readb (void *opaque, target_phys_addr_t addr);
void serial_mm_writeb (void *opaque, target_phys_addr_t addr, uint32_t value);
uint32_t serial_mm_readw (void *opaque, target_phys_addr_t addr);
void serial_mm_writew (void *opaque, target_phys_addr_t addr, uint32_t value);
uint32_t serial_mm_readl (void *opaque, target_phys_addr_t addr);
void serial_mm_writel (void *opaque, target_phys_addr_t addr, uint32_t value);

/* parallel.c */

typedef struct ParallelState ParallelState;
ParallelState *parallel_init(int base, qemu_irq irq, CharDriverState *chr);
ParallelState *parallel_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq, CharDriverState *chr);

/* i8259.c */

typedef struct PicState2 PicState2;
extern PicState2 *isa_pic;
void pic_set_irq(int irq, int level);
void pic_set_irq_new(void *opaque, int irq, int level);
qemu_irq *i8259_init(qemu_irq parent_irq);
void pic_set_alt_irq_func(PicState2 *s, SetIRQFunc *alt_irq_func,
                          void *alt_irq_opaque);
int pic_read_irq(PicState2 *s);
void pic_update_irq(PicState2 *s);
uint32_t pic_intack_read(PicState2 *s);
40
41
void pic_info(Monitor *mon);
void irq_info(Monitor *mon);
pbrook authored
42
43
44

/* APIC */
typedef struct IOAPICState IOAPICState;
45
46
47
48
void apic_deliver_irq(uint8_t dest, uint8_t dest_mode,
                             uint8_t delivery_mode,
                             uint8_t vector_num, uint8_t polarity,
                             uint8_t trigger_mode);
pbrook authored
49
50
int apic_init(CPUState *env);
int apic_accept_pic_intr(CPUState *env);
51
void apic_deliver_pic_intr(CPUState *env, int level);
pbrook authored
52
53
54
int apic_get_interrupt(CPUState *env);
IOAPICState *ioapic_init(void);
void ioapic_set_irq(void *opaque, int vector, int level);
55
56
void apic_reset_irq_delivered(void);
int apic_get_irq_delivered(void);
pbrook authored
57
58
59
60
61
62
63
64
65
66
67
68
69
70

/* i8254.c */

#define PIT_FREQ 1193182

typedef struct PITState PITState;

PITState *pit_init(int base, qemu_irq irq);
void pit_set_gate(PITState *pit, int channel, int val);
int pit_get_gate(PITState *pit, int channel);
int pit_get_initial_count(PITState *pit, int channel);
int pit_get_mode(PITState *pit, int channel);
int pit_get_out(PITState *pit, int channel, int64_t current_time);
71
72
73
void hpet_pit_disable(void);
void hpet_pit_enable(void);
pbrook authored
74
/* vmport.c */
aurel32 authored
75
void vmport_init(void);
pbrook authored
76
77
78
79
80
81
82
83
84
void vmport_register(unsigned char command, IOPortReadFunc *func, void *opaque);

/* vmmouse.c */
void *vmmouse_init(void *m);

/* pckbd.c */

void i8042_init(qemu_irq kbd_irq, qemu_irq mouse_irq, uint32_t io_base);
void i8042_mm_init(qemu_irq kbd_irq, qemu_irq mouse_irq,
85
86
                   target_phys_addr_t base, ram_addr_t size,
                   target_phys_addr_t mask);
pbrook authored
87
88
89
90
91

/* mc146818rtc.c */

typedef struct RTCState RTCState;
92
RTCState *rtc_init(int base, qemu_irq irq, int base_year);
93
RTCState *rtc_init_sqw(int base, qemu_irq irq, qemu_irq sqw_irq, int base_year);
94
95
RTCState *rtc_mm_init(target_phys_addr_t base, int it_shift, qemu_irq irq,
                      int base_year);
pbrook authored
96
97
void rtc_set_memory(RTCState *s, int addr, int val);
void rtc_set_date(RTCState *s, const struct tm *tm);
98
void cmos_set_s3_resume(void);
pbrook authored
99
100
101
102
103
104
105
106
107

/* pc.c */
extern int fd_bootchk;

void ioport_set_a20(int enable);
int ioport_get_a20(void);

/* acpi.c */
extern int acpi_enabled;
108
109
110
extern char *acpi_tables;
extern size_t acpi_tables_len;
111
112
113
114
void acpi_bios_init(void);
int acpi_table_add(const char *table_desc);

/* acpi_piix.c */
aurel32 authored
115
116
i2c_bus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
                       qemu_irq sci_irq);
pbrook authored
117
void piix4_smbus_register_device(SMBusDevice *dev, uint8_t addr);
118
void piix4_acpi_system_hot_add_init(void);
pbrook authored
119
120
121
122
/* hpet.c */
extern int no_hpet;
pbrook authored
123
124
/* pcspk.c */
void pcspk_init(PITState *);
125
int pcspk_audio_init(qemu_irq *pic);
pbrook authored
126
127
128
129
130
131
132

/* piix_pci.c */
PCIBus *i440fx_init(PCIDevice **pi440fx_state, qemu_irq *pic);
void i440fx_set_smm(PCIDevice *d, int val);
int piix3_init(PCIBus *bus, int devfn);
void i440fx_init_memory_mappings(PCIDevice *d);
133
extern PCIDevice *piix4_dev;
pbrook authored
134
135
136
int piix4_init(PCIBus *bus, int devfn);

/* vga.c */
137
138
139
140
141
142
enum vga_retrace_method {
    VGA_RETRACE_DUMB,
    VGA_RETRACE_PRECISE
};

extern enum vga_retrace_method vga_retrace_method;
pbrook authored
143
Paul Brook authored
144
145
int isa_vga_init(void);
int pci_vga_init(PCIBus *bus,
pbrook authored
146
                 unsigned long vga_bios_offset, int vga_bios_size);
Paul Brook authored
147
int isa_vga_mm_init(target_phys_addr_t vram_base,
pbrook authored
148
                    target_phys_addr_t ctrl_base, int it_shift);
pbrook authored
149
150

/* cirrus_vga.c */
Paul Brook authored
151
152
void pci_cirrus_vga_init(PCIBus *bus);
void isa_cirrus_vga_init(void);
pbrook authored
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167

/* ide.c */
void isa_ide_init(int iobase, int iobase2, qemu_irq irq,
                  BlockDriverState *hd0, BlockDriverState *hd1);
void pci_cmd646_ide_init(PCIBus *bus, BlockDriverState **hd_table,
                         int secondary_ide_enabled);
void pci_piix3_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
                        qemu_irq *pic);
void pci_piix4_ide_init(PCIBus *bus, BlockDriverState **hd_table, int devfn,
                        qemu_irq *pic);

/* ne2000.c */

void isa_ne2000_init(int base, qemu_irq irq, NICInfo *nd);
168
int cpu_is_bsp(CPUState *env);
pbrook authored
169
#endif