1
2
3
4
5
6
7
8
9
/*
* PXA270 - based Clamshell PDA platforms .
*
* Copyright ( c ) 2006 Openedhand Ltd .
* Written by Andrzej Zaborowski < balrog @ zabor . org >
*
* This code is licensed under the GNU GPL v2 .
*/
10
11
12
13
14
15
# include "hw.h"
# include "pxa.h"
# include "arm-misc.h"
# include "sysemu.h"
# include "pcmcia.h"
# include "i2c.h"
16
# include "ssi.h"
17
18
19
# include "flash.h"
# include "qemu-timer.h"
# include "devices.h"
20
# include "sharpsl.h"
21
22
23
24
# include "console.h"
# include "block.h"
# include "audio/audio.h"
# include "boards.h"
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
# undef REG_FMT
# define REG_FMT "0x%02lx"
/* Spitz Flash */
# define FLASH_BASE 0x0c000000
# define FLASH_ECCLPLB 0x00 /* Line parity 7 - 0 bit */
# define FLASH_ECCLPUB 0x04 /* Line parity 15 - 8 bit */
# define FLASH_ECCCP 0x08 /* Column parity 5 - 0 bit */
# define FLASH_ECCCNTR 0x0c /* ECC byte counter */
# define FLASH_ECCCLRR 0x10 /* Clear ECC */
# define FLASH_FLASHIO 0x14 /* Flash I/O */
# define FLASH_FLASHCTL 0x18 /* Flash Control */
# define FLASHCTL_CE0 ( 1 << 0 )
# define FLASHCTL_CLE ( 1 << 1 )
# define FLASHCTL_ALE ( 1 << 2 )
# define FLASHCTL_WP ( 1 << 3 )
# define FLASHCTL_CE1 ( 1 << 4 )
# define FLASHCTL_RYBY ( 1 << 5 )
# define FLASHCTL_NCE ( FLASHCTL_CE0 | FLASHCTL_CE1 )
47
48
typedef struct {
NANDFlashState * nand ;
49
uint8_t ctl ;
50
51
ECCState ecc ;
} SLNANDState ;
52
53
54
static uint32_t sl_readb ( void * opaque , target_phys_addr_t addr )
{
55
SLNANDState * s = ( SLNANDState * ) opaque ;
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
int ryby ;
switch ( addr ) {
# define BSHR ( byte , from , to ) (( s -> ecc . lp [ byte ] >> ( from - to )) & ( 1 << to ))
case FLASH_ECCLPLB :
return BSHR ( 0 , 4 , 0 ) | BSHR ( 0 , 5 , 2 ) | BSHR ( 0 , 6 , 4 ) | BSHR ( 0 , 7 , 6 ) |
BSHR ( 1 , 4 , 1 ) | BSHR ( 1 , 5 , 3 ) | BSHR ( 1 , 6 , 5 ) | BSHR ( 1 , 7 , 7 );
# define BSHL ( byte , from , to ) (( s -> ecc . lp [ byte ] << ( to - from )) & ( 1 << to ))
case FLASH_ECCLPUB :
return BSHL ( 0 , 0 , 0 ) | BSHL ( 0 , 1 , 2 ) | BSHL ( 0 , 2 , 4 ) | BSHL ( 0 , 3 , 6 ) |
BSHL ( 1 , 0 , 1 ) | BSHL ( 1 , 1 , 3 ) | BSHL ( 1 , 2 , 5 ) | BSHL ( 1 , 3 , 7 );
case FLASH_ECCCP :
return s -> ecc . cp ;
case FLASH_ECCCNTR :
return s -> ecc . count & 0xff ;
case FLASH_FLASHCTL :
nand_getpins ( s -> nand , & ryby );
if ( ryby )
return s -> ctl | FLASHCTL_RYBY ;
else
return s -> ctl ;
case FLASH_FLASHIO :
return ecc_digest ( & s -> ecc , nand_getio ( s -> nand ));
default :
86
zaurus_printf ( "Bad register offset " REG_FMT " \n " , ( unsigned long ) addr );
87
88
89
90
}
return 0 ;
}
91
92
static uint32_t sl_readl ( void * opaque , target_phys_addr_t addr )
{
93
SLNANDState * s = ( SLNANDState * ) opaque ;
94
95
96
97
98
99
100
101
if ( addr == FLASH_FLASHIO )
return ecc_digest ( & s -> ecc , nand_getio ( s -> nand )) |
( ecc_digest ( & s -> ecc , nand_getio ( s -> nand )) << 16 );
return sl_readb ( opaque , addr );
}
102
103
104
static void sl_writeb ( void * opaque , target_phys_addr_t addr ,
uint32_t value )
{
105
SLNANDState * s = ( SLNANDState * ) opaque ;
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
switch ( addr ) {
case FLASH_ECCCLRR :
/* Value is ignored. */
ecc_reset ( & s -> ecc );
break ;
case FLASH_FLASHCTL :
s -> ctl = value & 0xff & ~ FLASHCTL_RYBY ;
nand_setpins ( s -> nand ,
s -> ctl & FLASHCTL_CLE ,
s -> ctl & FLASHCTL_ALE ,
s -> ctl & FLASHCTL_NCE ,
s -> ctl & FLASHCTL_WP ,
0 );
break ;
case FLASH_FLASHIO :
nand_setio ( s -> nand , ecc_digest ( & s -> ecc , value & 0xff ));
break ;
default :
128
zaurus_printf ( "Bad register offset " REG_FMT " \n " , ( unsigned long ) addr );
129
130
131
}
}
132
133
static void sl_save ( QEMUFile * f , void * opaque )
{
134
SLNANDState * s = ( SLNANDState * ) opaque ;
135
136
137
138
139
140
141
qemu_put_8s ( f , & s -> ctl );
ecc_put ( f , & s -> ecc );
}
static int sl_load ( QEMUFile * f , void * opaque , int version_id )
{
142
SLNANDState * s = ( SLNANDState * ) opaque ;
143
144
145
146
147
148
149
qemu_get_8s ( f , & s -> ctl );
ecc_get ( f , & s -> ecc );
return 0 ;
}
150
151
152
153
154
enum {
FLASH_128M ,
FLASH_1024M ,
};
155
static void sl_flash_register ( PXA2xxState * cpu , int size )
156
157
{
int iomemtype ;
158
SLNANDState * s ;
159
160
161
CPUReadMemoryFunc * sl_readfn [] = {
sl_readb ,
sl_readb ,
162
sl_readl ,
163
164
165
166
167
168
169
};
CPUWriteMemoryFunc * sl_writefn [] = {
sl_writeb ,
sl_writeb ,
sl_writeb ,
};
170
s = ( SLNANDState * ) qemu_mallocz ( sizeof ( SLNANDState ));
171
172
173
174
175
176
s -> ctl = 0 ;
if ( size == FLASH_128M )
s -> nand = nand_init ( NAND_MFR_SAMSUNG , 0x73 );
else if ( size == FLASH_1024M )
s -> nand = nand_init ( NAND_MFR_SAMSUNG , 0xf1 );
177
iomemtype = cpu_register_io_memory ( sl_readfn ,
178
sl_writefn , s );
179
cpu_register_physical_memory ( FLASH_BASE , 0x40 , iomemtype );
180
181
register_savevm ( "sl_flash" , 0 , 0 , sl_save , sl_load , s );
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
}
/* Spitz Keyboard */
# define SPITZ_KEY_STROBE_NUM 11
# define SPITZ_KEY_SENSE_NUM 7
static const int spitz_gpio_key_sense [ SPITZ_KEY_SENSE_NUM ] = {
12 , 17 , 91 , 34 , 36 , 38 , 39
};
static const int spitz_gpio_key_strobe [ SPITZ_KEY_STROBE_NUM ] = {
88 , 23 , 24 , 25 , 26 , 27 , 52 , 103 , 107 , 108 , 114
};
/* Eighth additional row maps the special keys */
static int spitz_keymap [ SPITZ_KEY_SENSE_NUM + 1 ][ SPITZ_KEY_STROBE_NUM ] = {
{ 0x1d , 0x02 , 0x04 , 0x06 , 0x07 , 0x08 , 0x0a , 0x0b , 0x0e , 0x3f , 0x40 },
{ - 1 , 0x03 , 0x05 , 0x13 , 0x15 , 0x09 , 0x17 , 0x18 , 0x19 , 0x41 , 0x42 },
{ 0x0f , 0x10 , 0x12 , 0x14 , 0x22 , 0x16 , 0x24 , 0x25 , - 1 , - 1 , - 1 },
{ 0x3c , 0x11 , 0x1f , 0x21 , 0x2f , 0x23 , 0x32 , 0x26 , - 1 , 0x36 , - 1 },
{ 0x3b , 0x1e , 0x20 , 0x2e , 0x30 , 0x31 , 0x34 , - 1 , 0x1c , 0x2a , - 1 },
204
205
{ 0x44 , 0x2c , 0x2d , 0x0c , 0x39 , 0x33 , - 1 , 0x48 , - 1 , - 1 , 0x38 },
{ 0x37 , 0x3d , - 1 , 0x45 , 0x57 , 0x58 , 0x4b , 0x50 , 0x4d , - 1 , - 1 },
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
{ 0x52 , 0x43 , 0x01 , 0x47 , 0x49 , - 1 , - 1 , - 1 , - 1 , - 1 , - 1 },
};
# define SPITZ_GPIO_AK_INT 13 /* Remote control */
# define SPITZ_GPIO_SYNC 16 /* Sync button */
# define SPITZ_GPIO_ON_KEY 95 /* Power button */
# define SPITZ_GPIO_SWA 97 /* Lid */
# define SPITZ_GPIO_SWB 96 /* Tablet mode */
/* The special buttons are mapped to unused keys */
static const int spitz_gpiomap [ 5 ] = {
SPITZ_GPIO_AK_INT , SPITZ_GPIO_SYNC , SPITZ_GPIO_ON_KEY ,
SPITZ_GPIO_SWA , SPITZ_GPIO_SWB ,
};
static int spitz_gpio_invert [ 5 ] = { 0 , 0 , 0 , 0 , 0 , };
222
typedef struct {
223
224
225
qemu_irq sense [ SPITZ_KEY_SENSE_NUM ];
qemu_irq * strobe ;
qemu_irq gpiomap [ 5 ];
226
227
228
229
230
231
232
233
234
235
236
int keymap [ 0x80 ];
uint16_t keyrow [ SPITZ_KEY_SENSE_NUM ];
uint16_t strobe_state ;
uint16_t sense_state ;
uint16_t pre_map [ 0x100 ];
uint16_t modifiers ;
uint16_t imodifiers ;
uint8_t fifo [ 16 ];
int fifopos , fifolen ;
QEMUTimer * kbdtimer ;
237
} SpitzKeyboardState ;
238
239
static void spitz_keyboard_sense_update ( SpitzKeyboardState * s )
240
241
242
243
244
245
246
247
{
int i ;
uint16_t strobe , sense = 0 ;
for ( i = 0 ; i < SPITZ_KEY_SENSE_NUM ; i ++ ) {
strobe = s -> keyrow [ i ] & s -> strobe_state ;
if ( strobe ) {
sense |= 1 << i ;
if ( ! ( s -> sense_state & ( 1 << i )))
248
qemu_irq_raise ( s -> sense [ i ]);
249
} else if ( s -> sense_state & ( 1 << i ))
250
qemu_irq_lower ( s -> sense [ i ]);
251
252
253
254
255
}
s -> sense_state = sense ;
}
256
static void spitz_keyboard_strobe ( void * opaque , int line , int level )
257
{
258
SpitzKeyboardState * s = ( SpitzKeyboardState * ) opaque ;
259
260
261
262
263
264
if ( level )
s -> strobe_state |= 1 << line ;
else
s -> strobe_state &= ~ ( 1 << line );
spitz_keyboard_sense_update ( s );
265
266
}
267
static void spitz_keyboard_keydown ( SpitzKeyboardState * s , int keycode )
268
269
270
271
272
273
274
{
int spitz_keycode = s -> keymap [ keycode & 0x7f ];
if ( spitz_keycode == - 1 )
return ;
/* Handle the additional keys */
if (( spitz_keycode >> 4 ) == SPITZ_KEY_SENSE_NUM ) {
275
qemu_set_irq ( s -> gpiomap [ spitz_keycode & 0xf ], ( keycode < 0x80 ) ^
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
spitz_gpio_invert [ spitz_keycode & 0xf ]);
return ;
}
if ( keycode & 0x80 )
s -> keyrow [ spitz_keycode >> 4 ] &= ~ ( 1 << ( spitz_keycode & 0xf ));
else
s -> keyrow [ spitz_keycode >> 4 ] |= 1 << ( spitz_keycode & 0xf );
spitz_keyboard_sense_update ( s );
}
# define SHIFT ( 1 << 7 )
# define CTRL ( 1 << 8 )
# define FN ( 1 << 9 )
# define QUEUE_KEY ( c ) s -> fifo [( s -> fifopos + s -> fifolen ++ ) & 0xf ] = c
294
static void spitz_keyboard_handler ( SpitzKeyboardState * s , int keycode )
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
{
uint16_t code ;
int mapcode ;
switch ( keycode ) {
case 0x2a : /* Left Shift */
s -> modifiers |= 1 ;
break ;
case 0xaa :
s -> modifiers &= ~ 1 ;
break ;
case 0x36 : /* Right Shift */
s -> modifiers |= 2 ;
break ;
case 0xb6 :
s -> modifiers &= ~ 2 ;
break ;
case 0x1d : /* Control */
s -> modifiers |= 4 ;
break ;
case 0x9d :
s -> modifiers &= ~ 4 ;
break ;
case 0x38 : /* Alt */
s -> modifiers |= 8 ;
break ;
case 0xb8 :
s -> modifiers &= ~ 8 ;
break ;
}
code = s -> pre_map [ mapcode = (( s -> modifiers & 3 ) ?
( keycode | SHIFT ) :
( keycode & ~ SHIFT ))];
if ( code != mapcode ) {
# if 0
if (( code & SHIFT ) && ! ( s -> modifiers & 1 ))
QUEUE_KEY ( 0x2a | ( keycode & 0x80 ));
if (( code & CTRL ) && ! ( s -> modifiers & 4 ))
QUEUE_KEY ( 0x1d | ( keycode & 0x80 ));
if (( code & FN ) && ! ( s -> modifiers & 8 ))
QUEUE_KEY ( 0x38 | ( keycode & 0x80 ));
if (( code & FN ) && ( s -> modifiers & 1 ))
QUEUE_KEY ( 0x2a | ( ~ keycode & 0x80 ));
if (( code & FN ) && ( s -> modifiers & 2 ))
QUEUE_KEY ( 0x36 | ( ~ keycode & 0x80 ));
# else
if ( keycode & 0x80 ) {
if (( s -> imodifiers & 1 ) && ! ( s -> modifiers & 1 ))
QUEUE_KEY ( 0x2a | 0x80 );
if (( s -> imodifiers & 4 ) && ! ( s -> modifiers & 4 ))
QUEUE_KEY ( 0x1d | 0x80 );
if (( s -> imodifiers & 8 ) && ! ( s -> modifiers & 8 ))
QUEUE_KEY ( 0x38 | 0x80 );
if (( s -> imodifiers & 0x10 ) && ( s -> modifiers & 1 ))
QUEUE_KEY ( 0x2a );
if (( s -> imodifiers & 0x20 ) && ( s -> modifiers & 2 ))
QUEUE_KEY ( 0x36 );
s -> imodifiers = 0 ;
} else {
if (( code & SHIFT ) && ! (( s -> modifiers | s -> imodifiers ) & 1 )) {
QUEUE_KEY ( 0x2a );
s -> imodifiers |= 1 ;
}
if (( code & CTRL ) && ! (( s -> modifiers | s -> imodifiers ) & 4 )) {
QUEUE_KEY ( 0x1d );
s -> imodifiers |= 4 ;
}
if (( code & FN ) && ! (( s -> modifiers | s -> imodifiers ) & 8 )) {
QUEUE_KEY ( 0x38 );
s -> imodifiers |= 8 ;
}
if (( code & FN ) && ( s -> modifiers & 1 ) &&
! ( s -> imodifiers & 0x10 )) {
QUEUE_KEY ( 0x2a | 0x80 );
s -> imodifiers |= 0x10 ;
}
if (( code & FN ) && ( s -> modifiers & 2 ) &&
! ( s -> imodifiers & 0x20 )) {
QUEUE_KEY ( 0x36 | 0x80 );
s -> imodifiers |= 0x20 ;
}
}
# endif
}
QUEUE_KEY (( code & 0x7f ) | ( keycode & 0x80 ));
}
static void spitz_keyboard_tick ( void * opaque )
{
386
SpitzKeyboardState * s = ( SpitzKeyboardState * ) opaque ;
387
388
389
390
391
392
393
394
395
396
397
if ( s -> fifolen ) {
spitz_keyboard_keydown ( s , s -> fifo [ s -> fifopos ++ ]);
s -> fifolen -- ;
if ( s -> fifopos >= 16 )
s -> fifopos = 0 ;
}
qemu_mod_timer ( s -> kbdtimer , qemu_get_clock ( vm_clock ) + ticks_per_sec / 32 );
}
398
static void spitz_keyboard_pre_map ( SpitzKeyboardState * s )
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
{
int i ;
for ( i = 0 ; i < 0x100 ; i ++ )
s -> pre_map [ i ] = i ;
s -> pre_map [ 0x02 | SHIFT ] = 0x02 | SHIFT ; /* exclam */
s -> pre_map [ 0x28 | SHIFT ] = 0x03 | SHIFT ; /* quotedbl */
s -> pre_map [ 0x04 | SHIFT ] = 0x04 | SHIFT ; /* numbersign */
s -> pre_map [ 0x05 | SHIFT ] = 0x05 | SHIFT ; /* dollar */
s -> pre_map [ 0x06 | SHIFT ] = 0x06 | SHIFT ; /* percent */
s -> pre_map [ 0x08 | SHIFT ] = 0x07 | SHIFT ; /* ampersand */
s -> pre_map [ 0x28 ] = 0x08 | SHIFT ; /* apostrophe */
s -> pre_map [ 0x0a | SHIFT ] = 0x09 | SHIFT ; /* parenleft */
s -> pre_map [ 0x0b | SHIFT ] = 0x0a | SHIFT ; /* parenright */
s -> pre_map [ 0x29 | SHIFT ] = 0x0b | SHIFT ; /* asciitilde */
s -> pre_map [ 0x03 | SHIFT ] = 0x0c | SHIFT ; /* at */
s -> pre_map [ 0xd3 ] = 0x0e | FN ; /* Delete */
s -> pre_map [ 0x3a ] = 0x0f | FN ; /* Caps_Lock */
s -> pre_map [ 0x07 | SHIFT ] = 0x11 | FN ; /* asciicircum */
s -> pre_map [ 0x0d ] = 0x12 | FN ; /* equal */
s -> pre_map [ 0x0d | SHIFT ] = 0x13 | FN ; /* plus */
s -> pre_map [ 0x1a ] = 0x14 | FN ; /* bracketleft */
s -> pre_map [ 0x1b ] = 0x15 | FN ; /* bracketright */
421
422
s -> pre_map [ 0x1a | SHIFT ] = 0x16 | FN ; /* braceleft */
s -> pre_map [ 0x1b | SHIFT ] = 0x17 | FN ; /* braceright */
423
424
425
426
427
428
s -> pre_map [ 0x27 ] = 0x22 | FN ; /* semicolon */
s -> pre_map [ 0x27 | SHIFT ] = 0x23 | FN ; /* colon */
s -> pre_map [ 0x09 | SHIFT ] = 0x24 | FN ; /* asterisk */
s -> pre_map [ 0x2b ] = 0x25 | FN ; /* backslash */
s -> pre_map [ 0x2b | SHIFT ] = 0x26 | FN ; /* bar */
s -> pre_map [ 0x0c | SHIFT ] = 0x30 | FN ; /* underscore */
429
s -> pre_map [ 0x33 | SHIFT ] = 0x33 | FN ; /* less */
430
s -> pre_map [ 0x35 ] = 0x33 | SHIFT ; /* slash */
431
s -> pre_map [ 0x34 | SHIFT ] = 0x34 | FN ; /* greater */
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
s -> pre_map [ 0x35 | SHIFT ] = 0x34 | SHIFT ; /* question */
s -> pre_map [ 0x49 ] = 0x48 | FN ; /* Page_Up */
s -> pre_map [ 0x51 ] = 0x50 | FN ; /* Page_Down */
s -> modifiers = 0 ;
s -> imodifiers = 0 ;
s -> fifopos = 0 ;
s -> fifolen = 0 ;
s -> kbdtimer = qemu_new_timer ( vm_clock , spitz_keyboard_tick , s );
spitz_keyboard_tick ( s );
}
# undef SHIFT
# undef CTRL
# undef FN
448
449
static void spitz_keyboard_save ( QEMUFile * f , void * opaque )
{
450
SpitzKeyboardState * s = ( SpitzKeyboardState * ) opaque ;
451
452
453
454
455
456
457
458
459
460
int i ;
qemu_put_be16s ( f , & s -> sense_state );
qemu_put_be16s ( f , & s -> strobe_state );
for ( i = 0 ; i < 5 ; i ++ )
qemu_put_byte ( f , spitz_gpio_invert [ i ]);
}
static int spitz_keyboard_load ( QEMUFile * f , void * opaque , int version_id )
{
461
SpitzKeyboardState * s = ( SpitzKeyboardState * ) opaque ;
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
int i ;
qemu_get_be16s ( f , & s -> sense_state );
qemu_get_be16s ( f , & s -> strobe_state );
for ( i = 0 ; i < 5 ; i ++ )
spitz_gpio_invert [ i ] = qemu_get_byte ( f );
/* Release all pressed keys */
memset ( s -> keyrow , 0 , sizeof ( s -> keyrow ));
spitz_keyboard_sense_update ( s );
s -> modifiers = 0 ;
s -> imodifiers = 0 ;
s -> fifopos = 0 ;
s -> fifolen = 0 ;
return 0 ;
}
480
static void spitz_keyboard_register ( PXA2xxState * cpu )
481
482
{
int i , j ;
483
SpitzKeyboardState * s ;
484
485
486
487
s = ( SpitzKeyboardState * )
qemu_mallocz ( sizeof ( SpitzKeyboardState ));
memset ( s , 0 , sizeof ( SpitzKeyboardState ));
488
489
490
491
492
493
494
495
for ( i = 0 ; i < 0x80 ; i ++ )
s -> keymap [ i ] = - 1 ;
for ( i = 0 ; i < SPITZ_KEY_SENSE_NUM + 1 ; i ++ )
for ( j = 0 ; j < SPITZ_KEY_STROBE_NUM ; j ++ )
if ( spitz_keymap [ i ][ j ] != - 1 )
s -> keymap [ spitz_keymap [ i ][ j ]] = ( i << 4 ) | j ;
496
497
498
499
500
501
502
503
for ( i = 0 ; i < SPITZ_KEY_SENSE_NUM ; i ++ )
s -> sense [ i ] = pxa2xx_gpio_in_get ( cpu -> gpio )[ spitz_gpio_key_sense [ i ]];
for ( i = 0 ; i < 5 ; i ++ )
s -> gpiomap [ i ] = pxa2xx_gpio_in_get ( cpu -> gpio )[ spitz_gpiomap [ i ]];
s -> strobe = qemu_allocate_irqs ( spitz_keyboard_strobe , s ,
SPITZ_KEY_STROBE_NUM );
504
for ( i = 0 ; i < SPITZ_KEY_STROBE_NUM ; i ++ )
505
pxa2xx_gpio_out_set ( cpu -> gpio , spitz_gpio_key_strobe [ i ], s -> strobe [ i ]);
506
507
508
spitz_keyboard_pre_map ( s );
qemu_add_kbd_event_handler (( QEMUPutKBDEvent * ) spitz_keyboard_handler , s );
509
510
511
register_savevm ( "spitz_keyboard" , 0 , 0 ,
spitz_keyboard_save , spitz_keyboard_load , s );
512
513
514
515
516
517
518
519
520
521
522
523
524
}
/* LCD backlight controller */
# define LCDTG_RESCTL 0x00
# define LCDTG_PHACTRL 0x01
# define LCDTG_DUTYCTRL 0x02
# define LCDTG_POWERREG0 0x03
# define LCDTG_POWERREG1 0x04
# define LCDTG_GPOR3 0x05
# define LCDTG_PICTRL 0x06
# define LCDTG_POLCTRL 0x07
525
526
527
528
529
typedef struct {
SSISlave ssidev ;
int bl_intensity ;
int bl_power ;
} SpitzLCDTG ;
530
531
static void spitz_bl_update ( SpitzLCDTG * s )
532
{
533
534
if ( s -> bl_power && s -> bl_intensity )
zaurus_printf ( "LCD Backlight now at %i/63 \n " , s -> bl_intensity );
535
else
536
zaurus_printf ( "LCD Backlight now off \n " );
537
538
}
539
540
541
/* FIXME: Implement GPIO properly and remove this hack. */
static SpitzLCDTG * spitz_lcdtg ;
542
static inline void spitz_bl_bit5 ( void * opaque , int line , int level )
543
{
544
545
SpitzLCDTG * s = spitz_lcdtg ;
int prev = s -> bl_intensity ;
546
547
if ( level )
548
s -> bl_intensity &= ~ 0x20 ;
549
else
550
s -> bl_intensity |= 0x20 ;
551
552
553
if ( s -> bl_power && prev != s -> bl_intensity )
spitz_bl_update ( s );
554
555
}
556
static inline void spitz_bl_power ( void * opaque , int line , int level )
557
{
558
559
560
SpitzLCDTG * s = spitz_lcdtg ;
s -> bl_power = !! level ;
spitz_bl_update ( s );
561
562
}
563
static uint32_t spitz_lcdtg_transfer ( SSISlave * dev , uint32_t value )
564
{
565
566
567
568
SpitzLCDTG * s = FROM_SSI_SLAVE ( SpitzLCDTG , dev );
int addr ;
addr = value >> 5 ;
value &= 0x1f ;
569
570
571
572
switch ( addr ) {
case LCDTG_RESCTL :
if ( value )
573
zaurus_printf ( "LCD in QVGA mode \n " );
574
else
575
zaurus_printf ( "LCD in VGA mode \n " );
576
577
578
break ;
case LCDTG_DUTYCTRL :
579
580
581
582
s -> bl_intensity &= ~ 0x1f ;
s -> bl_intensity |= value ;
if ( s -> bl_power )
spitz_bl_update ( s );
583
584
585
586
587
588
break ;
case LCDTG_POWERREG0 :
/* Set common voltage to M62332FP */
break ;
}
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
return 0 ;
}
static void spitz_lcdtg_save ( QEMUFile * f , void * opaque )
{
SpitzLCDTG * s = ( SpitzLCDTG * ) opaque ;
qemu_put_be32 ( f , s -> bl_intensity );
qemu_put_be32 ( f , s -> bl_power );
}
static int spitz_lcdtg_load ( QEMUFile * f , void * opaque , int version_id )
{
SpitzLCDTG * s = ( SpitzLCDTG * ) opaque ;
s -> bl_intensity = qemu_get_be32 ( f );
s -> bl_power = qemu_get_be32 ( f );
return 0 ;
}
static void spitz_lcdtg_init ( SSISlave * dev )
{
SpitzLCDTG * s = FROM_SSI_SLAVE ( SpitzLCDTG , dev );
spitz_lcdtg = s ;
s -> bl_power = 0 ;
s -> bl_intensity = 0x20 ;
register_savevm ( "spitz-lcdtg" , - 1 , 1 ,
spitz_lcdtg_save , spitz_lcdtg_load , s );
617
618
619
620
621
622
623
624
625
626
627
}
/* SSP devices */
# define CORGI_SSP_PORT 2
# define SPITZ_GPIO_LCDCON_CS 53
# define SPITZ_GPIO_ADS7846_CS 14
# define SPITZ_GPIO_MAX1111_CS 20
# define SPITZ_GPIO_TP_INT 11
628
static DeviceState * max1111 ;
629
630
/* "Demux" the signal based on current chipselect */
631
632
633
634
635
typedef struct {
SSISlave ssidev ;
SSIBus * bus [ 3 ];
int enable [ 3 ];
} CorgiSSPState ;
636
637
static uint32_t corgi_ssp_transfer ( SSISlave * dev , uint32_t value )
638
{
639
640
641
642
643
644
645
646
647
CorgiSSPState * s = FROM_SSI_SLAVE ( CorgiSSPState , dev );
int i ;
for ( i = 0 ; i < 3 ; i ++ ) {
if ( s -> enable [ i ]) {
return ssi_transfer ( s -> bus [ i ], value );
}
}
return 0 ;
648
649
}
650
static void corgi_ssp_gpio_cs ( void * opaque , int line , int level )
651
{
652
653
654
CorgiSSPState * s = ( CorgiSSPState * ) opaque ;
assert ( line >= 0 && line < 3 );
s -> enable [ line ] = ! level ;
655
656
657
658
659
660
661
662
663
664
}
# define MAX1111_BATT_VOLT 1
# define MAX1111_BATT_TEMP 2
# define MAX1111_ACIN_VOLT 3
# define SPITZ_BATTERY_TEMP 0xe0 /* About 2.9V */
# define SPITZ_BATTERY_VOLT 0xd0 /* About 4.0V */
# define SPITZ_CHARGEON_ACIN 0x80 /* About 5.0V */
665
static void spitz_adc_temp_on ( void * opaque , int line , int level )
666
667
668
669
670
671
672
673
674
675
{
if ( ! max1111 )
return ;
if ( level )
max111x_set_input ( max1111 , MAX1111_BATT_TEMP , SPITZ_BATTERY_TEMP );
else
max111x_set_input ( max1111 , MAX1111_BATT_TEMP , 0 );
}
676
677
static void spitz_ssp_save ( QEMUFile * f , void * opaque )
{
678
679
680
681
682
683
CorgiSSPState * s = ( CorgiSSPState * ) opaque ;
int i ;
for ( i = 0 ; i < 3 ; i ++ ) {
qemu_put_be32 ( f , s -> enable [ i ]);
}
684
685
686
687
}
static int spitz_ssp_load ( QEMUFile * f , void * opaque , int version_id )
{
688
689
CorgiSSPState * s = ( CorgiSSPState * ) opaque ;
int i ;
690
691
692
693
694
695
696
if ( version_id != 1 ) {
return - EINVAL ;
}
for ( i = 0 ; i < 3 ; i ++ ) {
s -> enable [ i ] = qemu_get_be32 ( f );
}
697
698
699
return 0 ;
}
700
701
702
703
704
static void corgi_ssp_init ( SSISlave * dev )
{
CorgiSSPState * s = FROM_SSI_SLAVE ( CorgiSSPState , dev );
qdev_init_gpio_in ( & dev -> qdev , corgi_ssp_gpio_cs , 3 );
705
706
707
s -> bus [ 0 ] = ssi_create_bus ( & dev -> qdev , "ssi0" );
s -> bus [ 1 ] = ssi_create_bus ( & dev -> qdev , "ssi1" );
s -> bus [ 2 ] = ssi_create_bus ( & dev -> qdev , "ssi2" );
708
709
710
711
register_savevm ( "spitz_ssp" , - 1 , 1 , spitz_ssp_save , spitz_ssp_load , s );
}
712
static void spitz_ssp_attach ( PXA2xxState * cpu )
713
{
714
715
716
717
718
DeviceState * mux ;
DeviceState * dev ;
void * bus ;
mux = ssi_create_slave ( cpu -> ssp [ CORGI_SSP_PORT - 1 ], "corgi-ssp" );
719
720
721
bus = qdev_get_child_bus ( mux , "ssi0" );
dev = ssi_create_slave ( bus , "spitz-lcdtg" );
722
723
724
725
726
bus = qdev_get_child_bus ( mux , "ssi1" );
dev = ssi_create_slave ( bus , "ads7846" );
qdev_connect_gpio_out ( dev , 0 ,
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_TP_INT ]);
727
728
729
bus = qdev_get_child_bus ( mux , "ssi2" );
max1111 = ssi_create_slave ( bus , "max1111" );
730
731
732
733
max111x_set_input ( max1111 , MAX1111_BATT_VOLT , SPITZ_BATTERY_VOLT );
max111x_set_input ( max1111 , MAX1111_BATT_TEMP , 0 );
max111x_set_input ( max1111 , MAX1111_ACIN_VOLT , SPITZ_CHARGEON_ACIN );
734
735
736
737
738
739
pxa2xx_gpio_out_set ( cpu -> gpio , SPITZ_GPIO_LCDCON_CS ,
qdev_get_gpio_in ( mux , 0 ));
pxa2xx_gpio_out_set ( cpu -> gpio , SPITZ_GPIO_ADS7846_CS ,
qdev_get_gpio_in ( mux , 1 ));
pxa2xx_gpio_out_set ( cpu -> gpio , SPITZ_GPIO_MAX1111_CS ,
qdev_get_gpio_in ( mux , 2 ));
740
741
742
743
}
/* CF Microdrive */
744
static void spitz_microdrive_attach ( PXA2xxState * cpu , int slot )
745
{
746
PCMCIACardState * md ;
ths
authored
17 years ago
747
BlockDriverState * bs ;
748
DriveInfo * dinfo ;
749
750
751
dinfo = drive_get ( IF_IDE , 0 , 0 );
if ( ! dinfo )
ths
authored
17 years ago
752
return ;
753
bs = dinfo -> bdrv ;
ths
authored
17 years ago
754
if ( bdrv_is_inserted ( bs ) && ! bdrv_is_removable ( bs )) {
755
md = dscm1xxxx_init ( bs );
756
pxa2xx_pcmcia_attach ( cpu -> pcmcia [ slot ], md );
757
758
759
}
}
760
761
762
/* Wm8750 and Max7310 on I2C */
# define AKITA_MAX_ADDR 0x18
763
764
# define SPITZ_WM_ADDRL 0x1b
# define SPITZ_WM_ADDRH 0x1a
765
766
767
768
# define SPITZ_GPIO_WM 5
# ifdef HAS_AUDIO
769
static void spitz_wm8750_addr ( void * opaque , int line , int level )
770
771
772
773
774
775
776
777
778
{
i2c_slave * wm = ( i2c_slave * ) opaque ;
if ( level )
i2c_set_slave_address ( wm , SPITZ_WM_ADDRH );
else
i2c_set_slave_address ( wm , SPITZ_WM_ADDRL );
}
# endif
779
static void spitz_i2c_setup ( PXA2xxState * cpu )
780
781
782
783
784
{
/* Attach the CPU on one end of our I2C bus. */
i2c_bus * bus = pxa2xx_i2c_bus ( cpu -> i2c [ 0 ]);
# ifdef HAS_AUDIO
785
DeviceState * wm ;
786
787
/* Attach a WM8750 to the bus */
788
wm = i2c_create_slave ( bus , "wm8750" , 0 );
789
790
791
792
spitz_wm8750_addr ( wm , 0 , 0 );
pxa2xx_gpio_out_set ( cpu -> gpio , SPITZ_GPIO_WM ,
qemu_allocate_irqs ( spitz_wm8750_addr , wm , 1 )[ 0 ]);
793
794
795
796
797
798
799
800
/* .. and to the sound interface. */
cpu -> i2s -> opaque = wm ;
cpu -> i2s -> codec_out = wm8750_dac_dat ;
cpu -> i2s -> codec_in = wm8750_adc_dat ;
wm8750_data_req_set ( wm , cpu -> i2s -> data_req , cpu -> i2s );
# endif
}
801
static void spitz_akita_i2c_setup ( PXA2xxState * cpu )
802
803
{
/* Attach a Max7310 to Akita I2C bus. */
804
805
i2c_create_slave ( pxa2xx_i2c_bus ( cpu -> i2c [ 0 ]), "max7310" ,
AKITA_MAX_ADDR );
806
807
}
808
809
/* Other peripherals */
810
static void spitz_out_switch ( void * opaque , int line , int level )
811
{
812
813
switch ( line ) {
case 0 :
814
zaurus_printf ( "Charging %s. \n " , level ? "off" : "on" );
815
816
break ;
case 1 :
817
zaurus_printf ( "Discharging %s. \n " , level ? "on" : "off" );
818
819
break ;
case 2 :
820
zaurus_printf ( "Green LED %s. \n " , level ? "on" : "off" );
821
822
break ;
case 3 :
823
zaurus_printf ( "Orange LED %s. \n " , level ? "on" : "off" );
824
825
826
827
828
829
830
831
832
833
834
break ;
case 4 :
spitz_bl_bit5 ( opaque , line , level );
break ;
case 5 :
spitz_bl_power ( opaque , line , level );
break ;
case 6 :
spitz_adc_temp_on ( opaque , line , level );
break ;
}
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
}
# define SPITZ_SCP_LED_GREEN 1
# define SPITZ_SCP_JK_B 2
# define SPITZ_SCP_CHRG_ON 3
# define SPITZ_SCP_MUTE_L 4
# define SPITZ_SCP_MUTE_R 5
# define SPITZ_SCP_CF_POWER 6
# define SPITZ_SCP_LED_ORANGE 7
# define SPITZ_SCP_JK_A 8
# define SPITZ_SCP_ADC_TEMP_ON 9
# define SPITZ_SCP2_IR_ON 1
# define SPITZ_SCP2_AKIN_PULLUP 2
# define SPITZ_SCP2_BACKLIGHT_CONT 7
# define SPITZ_SCP2_BACKLIGHT_ON 8
# define SPITZ_SCP2_MIC_BIAS 9
852
853
static void spitz_scoop_gpio_setup ( PXA2xxState * cpu ,
ScoopInfo * scp0 , ScoopInfo * scp1 )
854
{
855
856
qemu_irq * outsignals = qemu_allocate_irqs ( spitz_out_switch , cpu , 8 );
857
858
859
860
scoop_gpio_out_set ( scp0 , SPITZ_SCP_CHRG_ON , outsignals [ 0 ]);
scoop_gpio_out_set ( scp0 , SPITZ_SCP_JK_B , outsignals [ 1 ]);
scoop_gpio_out_set ( scp0 , SPITZ_SCP_LED_GREEN , outsignals [ 2 ]);
scoop_gpio_out_set ( scp0 , SPITZ_SCP_LED_ORANGE , outsignals [ 3 ]);
861
862
863
864
if ( scp1 ) {
scoop_gpio_out_set ( scp1 , SPITZ_SCP2_BACKLIGHT_CONT , outsignals [ 4 ]);
scoop_gpio_out_set ( scp1 , SPITZ_SCP2_BACKLIGHT_ON , outsignals [ 5 ]);
865
866
}
867
scoop_gpio_out_set ( scp0 , SPITZ_SCP_ADC_TEMP_ON , outsignals [ 6 ]);
868
869
870
871
872
873
874
875
876
877
878
879
}
# define SPITZ_GPIO_HSYNC 22
# define SPITZ_GPIO_SD_DETECT 9
# define SPITZ_GPIO_SD_WP 81
# define SPITZ_GPIO_ON_RESET 89
# define SPITZ_GPIO_BAT_COVER 90
# define SPITZ_GPIO_CF1_IRQ 105
# define SPITZ_GPIO_CF1_CD 94
# define SPITZ_GPIO_CF2_IRQ 106
# define SPITZ_GPIO_CF2_CD 93
880
static int spitz_hsync ;
881
882
static void spitz_lcd_hsync_handler ( void * opaque , int line , int level )
883
{
884
PXA2xxState * cpu = ( PXA2xxState * ) opaque ;
885
qemu_set_irq ( pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_HSYNC ], spitz_hsync );
886
887
888
spitz_hsync ^= 1 ;
}
889
static void spitz_gpio_setup ( PXA2xxState * cpu , int slots )
890
{
891
qemu_irq lcd_hsync ;
892
893
894
895
896
897
898
/*
* Bad hack : We toggle the LCD hsync GPIO on every GPIO status
* read to satisfy broken guests that poll - wait for hsync .
* Simulating a real hsync event would be less practical and
* wouldn ' t guarantee that a guest ever exits the loop .
*/
spitz_hsync = 0 ;
899
900
901
lcd_hsync = qemu_allocate_irqs ( spitz_lcd_hsync_handler , cpu , 1 )[ 0 ];
pxa2xx_gpio_read_notifier ( cpu -> gpio , lcd_hsync );
pxa2xx_lcd_vsync_notifier ( cpu -> lcd , lcd_hsync );
902
903
/* MMC/SD host */
904
905
906
pxa2xx_mmci_handlers ( cpu -> mmc ,
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_SD_WP ],
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_SD_DETECT ]);
907
908
/* Battery lock always closed */
909
qemu_irq_raise ( pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_BAT_COVER ]);
910
911
/* Handle reset */
912
pxa2xx_gpio_out_set ( cpu -> gpio , SPITZ_GPIO_ON_RESET , cpu -> reset );
913
914
915
/* PCMCIA signals: card's IRQ and Card-Detect */
if ( slots >= 1 )
916
917
918
pxa2xx_pcmcia_set_irq_cb ( cpu -> pcmcia [ 0 ],
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_CF1_IRQ ],
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_CF1_CD ]);
919
if ( slots >= 2 )
920
921
922
pxa2xx_pcmcia_set_irq_cb ( cpu -> pcmcia [ 1 ],
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_CF2_IRQ ],
pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_CF2_CD ]);
923
924
925
926
927
928
929
930
/* Initialise the screen rotation related signals */
spitz_gpio_invert [ 3 ] = 0 ; /* Always open */
if ( graphic_rotate ) { /* Tablet mode */
spitz_gpio_invert [ 4 ] = 0 ;
} else { /* Portrait mode */
spitz_gpio_invert [ 4 ] = 1 ;
}
931
932
933
934
qemu_set_irq ( pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_SWA ],
spitz_gpio_invert [ 3 ]);
qemu_set_irq ( pxa2xx_gpio_in_get ( cpu -> gpio )[ SPITZ_GPIO_SWB ],
spitz_gpio_invert [ 4 ]);
935
936
937
938
939
}
/* Board init. */
enum spitz_model_e { spitz , akita , borzoi , terrier };
940
941
942
# define SPITZ_RAM 0x04000000
# define SPITZ_ROM 0x00800000
943
944
945
946
947
static struct arm_boot_info spitz_binfo = {
. loader_start = PXA2XX_SDRAM_BASE ,
. ram_size = 0x04000000 ,
};
948
static void spitz_common_init ( ram_addr_t ram_size ,
949
const char * kernel_filename ,
950
const char * kernel_cmdline , const char * initrd_filename ,
951
const char * cpu_model , enum spitz_model_e model , int arm_id )
952
{
953
954
PXA2xxState * cpu ;
ScoopInfo * scp0 , * scp1 = NULL ;
955
956
957
if ( ! cpu_model )
cpu_model = ( model == terrier ) ? "pxa270-c5" : "pxa270-c0" ;
958
959
/* Setup CPU & memory */
960
cpu = pxa270_init ( spitz_binfo . ram_size , cpu_model );
961
962
963
sl_flash_register ( cpu , ( model == spitz ) ? FLASH_128M : FLASH_1024M );
964
965
cpu_register_physical_memory ( 0 , SPITZ_ROM ,
qemu_ram_alloc ( SPITZ_ROM ) | IO_MEM_ROM );
966
967
968
969
970
971
/* Setup peripherals */
spitz_keyboard_register ( cpu );
spitz_ssp_attach ( cpu );
972
973
974
975
scp0 = scoop_init ( cpu , 0 , 0x10800000 );
if ( model != akita ) {
scp1 = scoop_init ( cpu , 1 , 0x08800040 );
}
976
977
spitz_scoop_gpio_setup ( cpu , scp0 , scp1 );
978
979
980
spitz_gpio_setup ( cpu , ( model == akita ) ? 1 : 2 );
981
982
983
984
985
spitz_i2c_setup ( cpu );
if ( model == akita )
spitz_akita_i2c_setup ( cpu );
986
if ( model == terrier )
987
/* A 6.0 GB microdrive is permanently sitting in CF slot 1. */
988
spitz_microdrive_attach ( cpu , 1 );
989
else if ( model != akita )
990
991
/* A 4.0 GB microdrive is permanently sitting in CF slot 0. */
spitz_microdrive_attach ( cpu , 0 );
992
993
/* Setup initial (reset) machine state */
994
cpu -> env -> regs [ 15 ] = spitz_binfo . loader_start ;
995
996
997
998
999
1000
spitz_binfo . kernel_filename = kernel_filename ;
spitz_binfo . kernel_cmdline = kernel_cmdline ;
spitz_binfo . initrd_filename = initrd_filename ;
spitz_binfo . board_id = arm_id ;
arm_load_kernel ( cpu -> env , & spitz_binfo );
1001
sl_bootparam_write ( SL_PXA_PARAM_BASE );
1002
1003
}
1004
static void spitz_init ( ram_addr_t ram_size ,
1005
const char * boot_device ,
1006
1007
1008
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
1009
spitz_common_init ( ram_size , kernel_filename ,
1010
kernel_cmdline , initrd_filename , cpu_model , spitz , 0x2c9 );
1011
1012
}
1013
static void borzoi_init ( ram_addr_t ram_size ,
1014
const char * boot_device ,
1015
1016
1017
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
1018
spitz_common_init ( ram_size , kernel_filename ,
1019
kernel_cmdline , initrd_filename , cpu_model , borzoi , 0x33f );
1020
1021
}
1022
static void akita_init ( ram_addr_t ram_size ,
1023
const char * boot_device ,
1024
1025
1026
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
1027
spitz_common_init ( ram_size , kernel_filename ,
1028
kernel_cmdline , initrd_filename , cpu_model , akita , 0x2e8 );
1029
1030
}
1031
static void terrier_init ( ram_addr_t ram_size ,
1032
const char * boot_device ,
1033
1034
1035
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
1036
spitz_common_init ( ram_size , kernel_filename ,
1037
kernel_cmdline , initrd_filename , cpu_model , terrier , 0x33f );
1038
1039
}
1040
static QEMUMachine akitapda_machine = {
1041
1042
1043
. name = "akita" ,
. desc = "Akita PDA (PXA270)" ,
. init = akita_init ,
1044
1045
};
1046
static QEMUMachine spitzpda_machine = {
1047
1048
1049
. name = "spitz" ,
. desc = "Spitz PDA (PXA270)" ,
. init = spitz_init ,
1050
1051
};
1052
static QEMUMachine borzoipda_machine = {
1053
1054
1055
. name = "borzoi" ,
. desc = "Borzoi PDA (PXA270)" ,
. init = borzoi_init ,
1056
1057
};
1058
static QEMUMachine terrierpda_machine = {
1059
1060
1061
. name = "terrier" ,
. desc = "Terrier PDA (PXA270)" ,
. init = terrier_init ,
1062
};
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
static void spitz_machine_init ( void )
{
qemu_register_machine ( & akitapda_machine );
qemu_register_machine ( & spitzpda_machine );
qemu_register_machine ( & borzoipda_machine );
qemu_register_machine ( & terrierpda_machine );
}
machine_init ( spitz_machine_init );
1074
static SSISlaveInfo corgi_ssp_info = {
1075
1076
. qdev . name = "corgi-ssp" ,
. qdev . size = sizeof ( CorgiSSPState ),
1077
1078
1079
1080
1081
. init = corgi_ssp_init ,
. transfer = corgi_ssp_transfer
};
static SSISlaveInfo spitz_lcdtg_info = {
1082
1083
. qdev . name = "spitz-lcdtg" ,
. qdev . size = sizeof ( SpitzLCDTG ),
1084
1085
1086
1087
1088
1089
. init = spitz_lcdtg_init ,
. transfer = spitz_lcdtg_transfer
};
static void spitz_register_devices ( void )
{
1090
1091
ssi_register_slave ( & corgi_ssp_info );
ssi_register_slave ( & spitz_lcdtg_info );
1092
1093
1094
}
device_init ( spitz_register_devices )