|
1
2
3
4
5
6
|
#ifndef SUN4M_H
#define SUN4M_H
/* Devices used by sparc32 system. */
/* iommu.c */
|
|
7
|
void *iommu_init(target_phys_addr_t addr, uint32_t version, qemu_irq irq);
|
|
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
|
void sparc_iommu_memory_rw(void *opaque, target_phys_addr_t addr,
uint8_t *buf, int len, int is_write);
static inline void sparc_iommu_memory_read(void *opaque,
target_phys_addr_t addr,
uint8_t *buf, int len)
{
sparc_iommu_memory_rw(opaque, addr, buf, len, 0);
}
static inline void sparc_iommu_memory_write(void *opaque,
target_phys_addr_t addr,
uint8_t *buf, int len)
{
sparc_iommu_memory_rw(opaque, addr, buf, len, 1);
}
/* tcx.c */
void tcx_init(DisplayState *ds, target_phys_addr_t addr, uint8_t *vram_base,
unsigned long vram_offset, int vram_size, int width, int height,
int depth);
/* slavio_intctl.c */
void *slavio_intctl_init(target_phys_addr_t addr, target_phys_addr_t addrg,
const uint32_t *intbit_to_level,
qemu_irq **irq, qemu_irq **cpu_irq,
qemu_irq **parent_irq, unsigned int cputimer);
void slavio_pic_info(void *opaque);
void slavio_irq_info(void *opaque);
|
|
37
38
39
40
|
/* sbi.c */
void *sbi_init(target_phys_addr_t addr, qemu_irq **irq, qemu_irq **cpu_irq,
qemu_irq **parent_irq);
|
|
41
42
43
44
|
/* sun4c_intctl.c */
void *sun4c_intctl_init(target_phys_addr_t addr, qemu_irq **irq,
qemu_irq *parent_irq);
|
|
45
46
|
/* slavio_timer.c */
void slavio_timer_init_all(target_phys_addr_t base, qemu_irq master_irq,
|
|
47
|
qemu_irq *cpu_irqs, unsigned int num_cpus);
|
|
48
49
50
51
|
/* slavio_serial.c */
SerialState *slavio_serial_init(target_phys_addr_t base, qemu_irq irq,
CharDriverState *chr1, CharDriverState *chr2);
|
|
52
53
|
void slavio_serial_ms_kbd_init(target_phys_addr_t base, qemu_irq irq,
int disabled);
|
|
54
55
56
|
/* slavio_misc.c */
void *slavio_misc_init(target_phys_addr_t base, target_phys_addr_t power_base,
|
|
57
58
|
target_phys_addr_t aux1_base,
target_phys_addr_t aux2_base, qemu_irq irq,
|
|
59
|
CPUState *env, qemu_irq **fdc_tc);
|
|
60
61
62
63
64
65
|
void slavio_set_power_fail(void *opaque, int power_failing);
/* cs4231.c */
void cs_init(target_phys_addr_t base, int irq, void *intctl);
/* sparc32_dma.c */
|
|
66
|
#include "sparc32_dma.h"
|
|
67
68
69
70
71
|
/* pcnet.c */
void lance_init(NICInfo *nd, target_phys_addr_t leaddr, void *dma_opaque,
qemu_irq irq, qemu_irq *reset);
|
|
72
|
/* eccmemctl.c */
|
|
73
|
void *ecc_init(target_phys_addr_t base, qemu_irq irq, uint32_t version);
|
|
74
|
|
|
75
|
#endif
|