1
/*
2
* QEMU Sun4u / Sun4v System Emulator
ths
authored
18 years ago
3
*
4
* Copyright ( c ) 2005 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
26
27
28
29
30
31
32
# include "hw.h"
# include "pci.h"
# include "pc.h"
# include "nvram.h"
# include "fdc.h"
# include "net.h"
# include "qemu-timer.h"
# include "sysemu.h"
# include "boards.h"
33
# include "firmware_abi.h"
34
# include "fw_cfg.h"
35
36
37
38
39
40
41
42
43
44
// # define DEBUG_IRQ
# ifdef DEBUG_IRQ
# define DPRINTF ( fmt , args ...) \
do { printf ( "CPUIRQ: " fmt , ## args ); } while ( 0 )
# else
# define DPRINTF ( fmt , args ...)
# endif
45
46
47
# define KERNEL_LOAD_ADDR 0x00404000
# define CMDLINE_ADDR 0x003ff000
# define INITRD_LOAD_ADDR 0x00300000
48
# define PROM_SIZE_MAX ( 4 * 1024 * 1024 )
49
# define PROM_VADDR 0x000ffd00000ULL
50
# define APB_SPECIAL_BASE 0x1fe00000000ULL
51
52
53
# define APB_MEM_BASE 0x1ff00000000ULL
# define VGA_BASE ( APB_MEM_BASE + 0x400000ULL )
# define PROM_FILENAME "openbios-sparc64"
54
# define NVRAM_SIZE 0x2000
ths
authored
17 years ago
55
# define MAX_IDE_BUS 2
56
# define BIOS_CFG_IOPORT 0x510
57
58
59
# define MAX_PILS 16
60
61
struct hwdef {
const char * const default_cpu_model ;
62
uint16_t machine_id ;
63
64
uint64_t prom_addr ;
uint64_t console_serial_base ;
65
66
};
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
int DMA_get_channel_mode ( int nchan )
{
return 0 ;
}
int DMA_read_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
int DMA_write_memory ( int nchan , void * buf , int pos , int size )
{
return 0 ;
}
void DMA_hold_DREQ ( int nchan ) {}
void DMA_release_DREQ ( int nchan ) {}
void DMA_schedule ( int nchan ) {}
void DMA_run ( void ) {}
void DMA_init ( int high_page_enable ) {}
void DMA_register_channel ( int nchan ,
DMA_transfer_handler transfer_handler ,
void * opaque )
{
}
90
91
92
93
94
95
96
97
98
99
static int nvram_boot_set ( void * opaque , const char * boot_device )
{
unsigned int i ;
uint8_t image [ sizeof ( ohwcfg_v3_t )];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
m48t59_t * nvram = ( m48t59_t * ) opaque ;
for ( i = 0 ; i < sizeof ( image ); i ++ )
image [ i ] = m48t59_read ( nvram , i ) & 0xff ;
100
101
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_device );
102
103
104
105
106
107
108
109
110
header -> nboot_devices = strlen ( boot_device ) & 0xff ;
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
return 0 ;
}
111
static int sun4u_NVRAM_set_params ( m48t59_t * nvram , uint16_t NVRAM_size ,
112
const char * arch ,
113
114
ram_addr_t RAM_size ,
const char * boot_devices ,
115
116
117
118
uint32_t kernel_image , uint32_t kernel_size ,
const char * cmdline ,
uint32_t initrd_image , uint32_t initrd_size ,
uint32_t NVRAM_image ,
119
120
int width , int height , int depth ,
const uint8_t * macaddr )
121
{
122
123
unsigned int i ;
uint32_t start , end ;
124
125
126
127
128
129
130
131
uint8_t image [ 0x1ff0 ];
ohwcfg_v3_t * header = ( ohwcfg_v3_t * ) & image ;
struct sparc_arch_cfg * sparc_header ;
struct OpenBIOS_nvpart_v1 * part_header ;
memset ( image , '\0' , sizeof ( image ));
// Try to match PPC NVRAM
132
133
pstrcpy (( char * ) header -> struct_ident , sizeof ( header -> struct_ident ),
"QEMU_BIOS" );
134
135
136
137
138
header -> struct_version = cpu_to_be32 ( 3 ); /* structure v3 */
header -> nvram_size = cpu_to_be16 ( NVRAM_size );
header -> nvram_arch_ptr = cpu_to_be16 ( sizeof ( ohwcfg_v3_t ));
header -> nvram_arch_size = cpu_to_be16 ( sizeof ( struct sparc_arch_cfg ));
139
pstrcpy (( char * ) header -> arch , sizeof ( header -> arch ), arch );
140
141
142
header -> nb_cpus = smp_cpus & 0xff ;
header -> RAM0_base = 0 ;
header -> RAM0_size = cpu_to_be64 (( uint64_t ) RAM_size );
143
144
pstrcpy (( char * ) header -> boot_devices , sizeof ( header -> boot_devices ),
boot_devices );
145
146
147
header -> nboot_devices = strlen ( boot_devices ) & 0xff ;
header -> kernel_image = cpu_to_be64 (( uint64_t ) kernel_image );
header -> kernel_size = cpu_to_be64 (( uint64_t ) kernel_size );
148
if ( cmdline ) {
149
pstrcpy_targphys ( CMDLINE_ADDR , TARGET_PAGE_SIZE , cmdline );
150
151
header -> cmdline = cpu_to_be64 (( uint64_t ) CMDLINE_ADDR );
header -> cmdline_size = cpu_to_be64 (( uint64_t ) strlen ( cmdline ));
152
}
153
154
155
156
157
158
159
160
161
header -> initrd_image = cpu_to_be64 (( uint64_t ) initrd_image );
header -> initrd_size = cpu_to_be64 (( uint64_t ) initrd_size );
header -> NVRAM_image = cpu_to_be64 (( uint64_t ) NVRAM_image );
header -> width = cpu_to_be16 ( width );
header -> height = cpu_to_be16 ( height );
header -> depth = cpu_to_be16 ( depth );
if ( nographic )
header -> graphic_flags = cpu_to_be16 ( OHW_GF_NOGRAPHICS );
162
163
164
165
166
167
168
169
header -> crc = cpu_to_be16 ( OHW_compute_crc ( header , 0x00 , 0xF8 ));
// Architecture specific header
start = sizeof ( ohwcfg_v3_t );
sparc_header = ( struct sparc_arch_cfg * ) & image [ start ];
sparc_header -> valid = 0 ;
start += sizeof ( struct sparc_arch_cfg );
170
171
172
// OpenBIOS nvram variables
// Variable partition
173
174
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_SYSTEM ;
175
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "system" );
176
177
end = start + sizeof ( struct OpenBIOS_nvpart_v1 );
178
for ( i = 0 ; i < nb_prom_envs ; i ++ )
179
180
181
182
end = OpenBIOS_set_var ( image , end , prom_envs [ i ]);
// End marker
image [ end ++ ] = '\0' ;
183
184
end = start + (( end - start + 15 ) & ~ 15 );
185
OpenBIOS_finish_partition ( part_header , end - start );
186
187
188
// free partition
start = end ;
189
190
part_header = ( struct OpenBIOS_nvpart_v1 * ) & image [ start ];
part_header -> signature = OPENBIOS_PART_FREE ;
191
pstrcpy ( part_header -> name , sizeof ( part_header -> name ), "free" );
192
193
end = 0x1fd0 ;
194
195
OpenBIOS_finish_partition ( part_header , end - start );
196
197
Sun_init_header (( struct Sun_nvram * ) & image [ 0x1fd8 ], macaddr , 0x80 );
198
199
for ( i = 0 ; i < sizeof ( image ); i ++ )
m48t59_write ( nvram , i , image [ i ]);
200
201
202
qemu_register_boot_set ( nvram_boot_set , nvram );
203
return 0 ;
204
205
}
206
void pic_info ( void )
207
208
209
{
}
210
void irq_info ( void )
211
212
213
{
}
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
void cpu_check_irqs ( CPUState * env )
{
uint32_t pil = env -> pil_in | ( env -> softint & ~ SOFTINT_TIMER ) |
(( env -> softint & SOFTINT_TIMER ) << 14 );
if ( pil && ( env -> interrupt_index == 0 ||
( env -> interrupt_index & ~ 15 ) == TT_EXTINT )) {
unsigned int i ;
for ( i = 15 ; i > 0 ; i -- ) {
if ( pil & ( 1 << i )) {
int old_interrupt = env -> interrupt_index ;
env -> interrupt_index = TT_EXTINT | i ;
if ( old_interrupt != env -> interrupt_index ) {
DPRINTF ( "Set CPU IRQ %d \n " , i );
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
}
break ;
}
}
} else if ( ! pil && ( env -> interrupt_index & ~ 15 ) == TT_EXTINT ) {
DPRINTF ( "Reset CPU IRQ %d \n " , env -> interrupt_index & 15 );
env -> interrupt_index = 0 ;
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
}
}
static void cpu_set_irq ( void * opaque , int irq , int level )
{
CPUState * env = opaque ;
if ( level ) {
DPRINTF ( "Raise CPU IRQ %d \n " , irq );
env -> halted = 0 ;
env -> pil_in |= 1 << irq ;
cpu_check_irqs ( env );
} else {
DPRINTF ( "Lower CPU IRQ %d \n " , irq );
env -> pil_in &= ~ ( 1 << irq );
cpu_check_irqs ( env );
}
}
258
void qemu_system_powerdown ( void )
259
260
261
{
}
262
263
264
265
266
typedef struct ResetData {
CPUState * env ;
uint64_t reset_addr ;
} ResetData ;
267
268
static void main_cpu_reset ( void * opaque )
{
269
270
ResetData * s = ( ResetData * ) opaque ;
CPUState * env = s -> env ;
271
272
cpu_reset ( env );
273
274
275
276
277
278
ptimer_set_limit ( env -> tick , 0x7fffffffffffffffULL , 1 );
ptimer_run ( env -> tick , 0 );
ptimer_set_limit ( env -> stick , 0x7fffffffffffffffULL , 1 );
ptimer_run ( env -> stick , 0 );
ptimer_set_limit ( env -> hstick , 0x7fffffffffffffffULL , 1 );
ptimer_run ( env -> hstick , 0 );
279
280
281
282
283
env -> gregs [ 1 ] = 0 ; // Memory start
env -> gregs [ 2 ] = ram_size ; // Memory size
env -> gregs [ 3 ] = 0 ; // Machine description XXX
env -> pc = s -> reset_addr ;
env -> npc = env -> pc + 4 ;
284
285
}
286
static void tick_irq ( void * opaque )
287
288
289
{
CPUState * env = opaque ;
290
env -> softint |= SOFTINT_TIMER ;
291
292
293
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
294
static void stick_irq ( void * opaque )
295
296
297
{
CPUState * env = opaque ;
298
env -> softint |= SOFTINT_TIMER ;
299
300
301
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
}
302
static void hstick_irq ( void * opaque )
303
304
305
{
CPUState * env = opaque ;
306
env -> softint |= SOFTINT_TIMER ;
307
cpu_interrupt ( env , CPU_INTERRUPT_TIMER );
308
309
}
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
void cpu_tick_set_count ( void * opaque , uint64_t count )
{
ptimer_set_count ( opaque , - count );
}
uint64_t cpu_tick_get_count ( void * opaque )
{
return - ptimer_get_count ( opaque );
}
void cpu_tick_set_limit ( void * opaque , uint64_t limit )
{
ptimer_set_limit ( opaque , - limit , 0 );
}
325
326
327
static const int ide_iobase [ 2 ] = { 0x1f0 , 0x170 };
static const int ide_iobase2 [ 2 ] = { 0x3f6 , 0x376 };
static const int ide_irq [ 2 ] = { 14 , 15 };
328
329
330
331
332
333
334
335
static const int serial_io [ MAX_SERIAL_PORTS ] = { 0x3f8 , 0x2f8 , 0x3e8 , 0x2e8 };
static const int serial_irq [ MAX_SERIAL_PORTS ] = { 4 , 3 , 4 , 3 };
static const int parallel_io [ MAX_PARALLEL_PORTS ] = { 0x378 , 0x278 , 0x3bc };
static const int parallel_irq [ MAX_PARALLEL_PORTS ] = { 7 , 7 , 7 };
static fdctrl_t * floppy_controller ;
336
337
338
339
340
341
static void sun4uv_init ( ram_addr_t RAM_size , int vga_ram_size ,
const char * boot_devices , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model ,
const struct hwdef * hwdef )
342
{
343
CPUState * env ;
344
char buf [ 1024 ];
345
m48t59_t * nvram ;
346
347
int ret , linux_boot ;
unsigned int i ;
348
349
long prom_offset , initrd_size , kernel_size ;
PCIBus * pci_bus ;
350
QEMUBH * bh ;
351
qemu_irq * irq ;
352
int drive_index ;
ths
authored
17 years ago
353
354
BlockDriverState * hd [ MAX_IDE_BUS * MAX_IDE_DEVS ];
BlockDriverState * fd [ MAX_FD ];
355
void * fw_cfg ;
356
ResetData * reset_info ;
357
358
359
linux_boot = ( kernel_filename != NULL );
360
/* init CPUs */
361
362
363
if ( ! cpu_model )
cpu_model = hwdef -> default_cpu_model ;
364
365
env = cpu_init ( cpu_model );
if ( ! env ) {
366
367
368
fprintf ( stderr , "Unable to find Sparc CPU definition \n " );
exit ( 1 );
}
369
370
371
372
373
374
375
376
377
378
379
bh = qemu_bh_new ( tick_irq , env );
env -> tick = ptimer_init ( bh );
ptimer_set_period ( env -> tick , 1ULL );
bh = qemu_bh_new ( stick_irq , env );
env -> stick = ptimer_init ( bh );
ptimer_set_period ( env -> stick , 1ULL );
bh = qemu_bh_new ( hstick_irq , env );
env -> hstick = ptimer_init ( bh );
ptimer_set_period ( env -> hstick , 1ULL );
380
381
382
383
384
385
386
387
388
reset_info = qemu_mallocz ( sizeof ( ResetData ));
reset_info -> env = env ;
reset_info -> reset_addr = hwdef -> prom_addr + 0x40ULL ;
qemu_register_reset ( main_cpu_reset , reset_info );
main_cpu_reset ( reset_info );
// Override warm reset address with cold start address
env -> pc = hwdef -> prom_addr + 0x20ULL ;
env -> npc = env -> pc + 4 ;
389
390
/* allocate RAM */
391
cpu_register_physical_memory ( 0 , RAM_size , 0 );
392
393
prom_offset = RAM_size + vga_ram_size ;
394
cpu_register_physical_memory ( hwdef -> prom_addr ,
395
396
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK ,
397
prom_offset | IO_MEM_ROM );
398
399
400
401
if ( bios_name == NULL )
bios_name = PROM_FILENAME ;
snprintf ( buf , sizeof ( buf ), "%s/%s" , bios_dir , bios_name );
402
ret = load_elf ( buf , hwdef -> prom_addr - PROM_VADDR , NULL , NULL , NULL );
403
if ( ret < 0 ) {
404
405
406
407
408
409
410
411
ret = load_image_targphys ( buf , hwdef -> prom_addr ,
( PROM_SIZE_MAX + TARGET_PAGE_SIZE ) &
TARGET_PAGE_MASK );
if ( ret < 0 ) {
fprintf ( stderr , "qemu: could not load prom '%s' \n " ,
buf );
exit ( 1 );
}
412
413
414
}
kernel_size = 0 ;
415
initrd_size = 0 ;
416
if ( linux_boot ) {
417
/* XXX: put correct offset */
ths
authored
18 years ago
418
kernel_size = load_elf ( kernel_filename , 0 , NULL , NULL , NULL );
419
if ( kernel_size < 0 )
420
421
kernel_size = load_aout ( kernel_filename , KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
422
if ( kernel_size < 0 )
423
424
425
kernel_size = load_image_targphys ( kernel_filename ,
KERNEL_LOAD_ADDR ,
ram_size - KERNEL_LOAD_ADDR );
426
if ( kernel_size < 0 ) {
ths
authored
18 years ago
427
fprintf ( stderr , "qemu: could not load kernel '%s' \n " ,
428
kernel_filename );
429
exit ( 1 );
430
431
432
433
}
/* load initrd */
if ( initrd_filename ) {
434
435
436
initrd_size = load_image_targphys ( initrd_filename ,
INITRD_LOAD_ADDR ,
ram_size - INITRD_LOAD_ADDR );
437
if ( initrd_size < 0 ) {
ths
authored
18 years ago
438
fprintf ( stderr , "qemu: could not load initial ram disk '%s' \n " ,
439
440
441
442
443
initrd_filename );
exit ( 1 );
}
}
if ( initrd_size > 0 ) {
444
for ( i = 0 ; i < 64 * TARGET_PAGE_SIZE ; i += TARGET_PAGE_SIZE ) {
445
446
447
if ( ldl_phys ( KERNEL_LOAD_ADDR + i ) == 0x48647253 ) { // HdrS
stl_phys ( KERNEL_LOAD_ADDR + i + 16 , INITRD_LOAD_ADDR );
stl_phys ( KERNEL_LOAD_ADDR + i + 20 , initrd_size );
448
449
450
break ;
}
}
451
452
}
}
453
pci_bus = pci_apb_init ( APB_SPECIAL_BASE , APB_MEM_BASE , NULL );
454
isa_mem_base = VGA_BASE ;
455
456
pci_cirrus_vga_init ( pci_bus , ds , phys_ram_base + RAM_size , RAM_size ,
vga_ram_size );
457
458
459
460
461
462
463
464
i = 0 ;
if ( hwdef -> console_serial_base ) {
serial_mm_init ( hwdef -> console_serial_base , 0 , NULL , 115200 ,
serial_hds [ i ], 1 );
i ++ ;
}
for (; i < MAX_SERIAL_PORTS ; i ++ ) {
465
if ( serial_hds [ i ]) {
466
467
serial_init ( serial_io [ i ], NULL /*serial_irq[i]*/ , 115200 ,
serial_hds [ i ]);
468
469
470
471
472
}
}
for ( i = 0 ; i < MAX_PARALLEL_PORTS ; i ++ ) {
if ( parallel_hds [ i ]) {
473
474
parallel_init ( parallel_io [ i ], NULL /*parallel_irq[i]*/ ,
parallel_hds [ i ]);
475
476
477
478
}
}
for ( i = 0 ; i < nb_nics ; i ++ ) {
479
480
if ( ! nd_table [ i ]. model )
nd_table [ i ]. model = "ne2k_pci" ;
481
pci_nic_init ( pci_bus , & nd_table [ i ], - 1 );
482
483
}
484
irq = qemu_allocate_irqs ( cpu_set_irq , env , MAX_PILS );
ths
authored
17 years ago
485
486
487
488
489
if ( drive_get_max_bus ( IF_IDE ) >= MAX_IDE_BUS ) {
fprintf ( stderr , "qemu: too many IDE bus \n " );
exit ( 1 );
}
for ( i = 0 ; i < MAX_IDE_BUS * MAX_IDE_DEVS ; i ++ ) {
490
491
492
493
drive_index = drive_get_index ( IF_IDE , i / MAX_IDE_DEVS ,
i % MAX_IDE_DEVS );
if ( drive_index != - 1 )
hd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
494
495
496
497
498
499
else
hd [ i ] = NULL ;
}
// XXX pci_cmd646_ide_init ( pci_bus , hd , 1 );
pci_piix3_ide_init ( pci_bus , hd , - 1 , irq );
500
501
/* FIXME: wire up interrupts. */
i8042_init ( NULL /*1*/ , NULL /*12*/ , 0x60 );
ths
authored
17 years ago
502
for ( i = 0 ; i < MAX_FD ; i ++ ) {
503
504
505
drive_index = drive_get_index ( IF_FLOPPY , 0 , i );
if ( drive_index != - 1 )
fd [ i ] = drives_table [ drive_index ]. bdrv ;
ths
authored
17 years ago
506
507
508
509
else
fd [ i ] = NULL ;
}
floppy_controller = fdctrl_init ( NULL /*6*/ , 2 , 0 , 0x3f0 , fd );
510
nvram = m48t59_init ( NULL /*8*/ , 0 , 0x0074 , NVRAM_SIZE , 59 );
511
sun4u_NVRAM_set_params ( nvram , NVRAM_SIZE , "Sun4u" , RAM_size , boot_devices ,
512
513
514
515
516
517
518
KERNEL_LOAD_ADDR , kernel_size ,
kernel_cmdline ,
INITRD_LOAD_ADDR , initrd_size ,
/* XXX: need an option to load a NVRAM image */
0 ,
graphic_width , graphic_height , graphic_depth ,
( uint8_t * ) & nd_table [ 0 ]. macaddr );
519
520
521
fw_cfg = fw_cfg_init ( BIOS_CFG_IOPORT , BIOS_CFG_IOPORT + 1 , 0 , 0 );
fw_cfg_add_i32 ( fw_cfg , FW_CFG_ID , 1 );
522
523
fw_cfg_add_i64 ( fw_cfg , FW_CFG_RAM_SIZE , ( uint64_t ) ram_size );
fw_cfg_add_i16 ( fw_cfg , FW_CFG_MACHINE_ID , hwdef -> machine_id );
524
525
}
526
527
528
enum {
sun4u_id = 0 ,
sun4v_id = 64 ,
529
niagara_id ,
530
531
};
532
533
534
535
static const struct hwdef hwdefs [] = {
/* Sun4u generic PC-like machine */
{
. default_cpu_model = "TI UltraSparc II" ,
536
. machine_id = sun4u_id ,
537
538
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
539
540
541
542
},
/* Sun4v generic PC-like machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
543
. machine_id = sun4v_id ,
544
545
546
547
548
549
550
551
552
. prom_addr = 0x1fff0000000ULL ,
. console_serial_base = 0 ,
},
/* Sun4v generic Niagara machine */
{
. default_cpu_model = "Sun UltraSparc T1" ,
. machine_id = niagara_id ,
. prom_addr = 0xfff0000000ULL ,
. console_serial_base = 0xfff0c2c000ULL ,
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
},
};
/* Sun4u hardware initialisation */
static void sun4u_init ( ram_addr_t RAM_size , int vga_ram_size ,
const char * boot_devices , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 0 ]);
}
/* Sun4v hardware initialisation */
static void sun4v_init ( ram_addr_t RAM_size , int vga_ram_size ,
const char * boot_devices , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 1 ]);
}
576
577
578
579
580
581
582
583
584
585
/* Niagara hardware initialisation */
static void niagara_init ( ram_addr_t RAM_size , int vga_ram_size ,
const char * boot_devices , DisplayState * ds ,
const char * kernel_filename , const char * kernel_cmdline ,
const char * initrd_filename , const char * cpu_model )
{
sun4uv_init ( RAM_size , vga_ram_size , boot_devices , ds , kernel_filename ,
kernel_cmdline , initrd_filename , cpu_model , & hwdefs [ 2 ]);
}
586
QEMUMachine sun4u_machine = {
587
588
589
590
. name = "sun4u" ,
. desc = "Sun4u platform" ,
. init = sun4u_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
591
. nodisk_ok = 1 ,
592
. max_cpus = 16 ,
593
};
594
595
QEMUMachine sun4v_machine = {
596
597
598
599
. name = "sun4v" ,
. desc = "Sun4v platform" ,
. init = sun4v_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
600
. nodisk_ok = 1 ,
601
. max_cpus = 16 ,
602
};
603
604
605
606
607
608
609
QEMUMachine niagara_machine = {
. name = "Niagara" ,
. desc = "Sun4v platform, Niagara" ,
. init = niagara_init ,
. ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE ,
. nodisk_ok = 1 ,
610
. max_cpus = 16 ,
611
};