Blame view

hw/sun4u.c 17.2 KB
bellard authored
1
/*
2
 * QEMU Sun4u/Sun4v System Emulator
3
 *
bellard authored
4
 * Copyright (c) 2005 Fabrice Bellard
5
 *
bellard authored
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 * of this software and associated documentation files (the "Software"), to deal
 * in the Software without restriction, including without limitation the rights
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 * copies of the Software, and to permit persons to whom the Software is
 * furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 * THE SOFTWARE.
 */
pbrook authored
24
25
26
27
28
29
30
31
32
#include "hw.h"
#include "pci.h"
#include "pc.h"
#include "nvram.h"
#include "fdc.h"
#include "net.h"
#include "qemu-timer.h"
#include "sysemu.h"
#include "boards.h"
33
#include "firmware_abi.h"
34
#include "fw_cfg.h"
bellard authored
35
36
37
38
39
40
41
42
43
44
//#define DEBUG_IRQ

#ifdef DEBUG_IRQ
#define DPRINTF(fmt, args...)                           \
    do { printf("CPUIRQ: " fmt , ##args); } while (0)
#else
#define DPRINTF(fmt, args...)
#endif
bellard authored
45
46
47
#define KERNEL_LOAD_ADDR     0x00404000
#define CMDLINE_ADDR         0x003ff000
#define INITRD_LOAD_ADDR     0x00300000
48
#define PROM_SIZE_MAX        (4 * 1024 * 1024)
blueswir1 authored
49
50
#define PROM_ADDR            0x1fff0000000ULL
#define PROM_VADDR           0x000ffd00000ULL
bellard authored
51
#define APB_SPECIAL_BASE     0x1fe00000000ULL
blueswir1 authored
52
53
54
#define APB_MEM_BASE         0x1ff00000000ULL
#define VGA_BASE             (APB_MEM_BASE + 0x400000ULL)
#define PROM_FILENAME        "openbios-sparc64"
bellard authored
55
#define NVRAM_SIZE           0x2000
56
#define MAX_IDE_BUS          2
57
#define BIOS_CFG_IOPORT      0x510
bellard authored
58
59
60
#define MAX_PILS 16
61
62
struct hwdef {
    const char * const default_cpu_model;
63
    uint16_t machine_id;
64
65
};
bellard authored
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
int DMA_get_channel_mode (int nchan)
{
    return 0;
}
int DMA_read_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
int DMA_write_memory (int nchan, void *buf, int pos, int size)
{
    return 0;
}
void DMA_hold_DREQ (int nchan) {}
void DMA_release_DREQ (int nchan) {}
void DMA_schedule(int nchan) {}
void DMA_run (void) {}
void DMA_init (int high_page_enable) {}
void DMA_register_channel (int nchan,
                           DMA_transfer_handler transfer_handler,
                           void *opaque)
{
}
89
90
91
92
93
94
95
96
97
98
static int nvram_boot_set(void *opaque, const char *boot_device)
{
    unsigned int i;
    uint8_t image[sizeof(ohwcfg_v3_t)];
    ohwcfg_v3_t *header = (ohwcfg_v3_t *)ℑ
    m48t59_t *nvram = (m48t59_t *)opaque;

    for (i = 0; i < sizeof(image); i++)
        image[i] = m48t59_read(nvram, i) & 0xff;
99
100
    pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
            boot_device);
101
102
103
104
105
106
107
108
109
    header->nboot_devices = strlen(boot_device) & 0xff;
    header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));

    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);

    return 0;
}
bellard authored
110
111
extern int nographic;
112
static int sun4u_NVRAM_set_params (m48t59_t *nvram, uint16_t NVRAM_size,
113
                                   const char *arch,
blueswir1 authored
114
115
                                   ram_addr_t RAM_size,
                                   const char *boot_devices,
116
117
118
119
                                   uint32_t kernel_image, uint32_t kernel_size,
                                   const char *cmdline,
                                   uint32_t initrd_image, uint32_t initrd_size,
                                   uint32_t NVRAM_image,
blueswir1 authored
120
121
                                   int width, int height, int depth,
                                   const uint8_t *macaddr)
bellard authored
122
{
123
124
    unsigned int i;
    uint32_t start, end;
125
126
127
128
129
130
131
132
    uint8_t image[0x1ff0];
    ohwcfg_v3_t *header = (ohwcfg_v3_t *)&image;
    struct sparc_arch_cfg *sparc_header;
    struct OpenBIOS_nvpart_v1 *part_header;

    memset(image, '\0', sizeof(image));

    // Try to match PPC NVRAM
133
134
    pstrcpy((char *)header->struct_ident, sizeof(header->struct_ident),
            "QEMU_BIOS");
135
136
137
138
139
    header->struct_version = cpu_to_be32(3); /* structure v3 */

    header->nvram_size = cpu_to_be16(NVRAM_size);
    header->nvram_arch_ptr = cpu_to_be16(sizeof(ohwcfg_v3_t));
    header->nvram_arch_size = cpu_to_be16(sizeof(struct sparc_arch_cfg));
140
    pstrcpy((char *)header->arch, sizeof(header->arch), arch);
141
142
143
    header->nb_cpus = smp_cpus & 0xff;
    header->RAM0_base = 0;
    header->RAM0_size = cpu_to_be64((uint64_t)RAM_size);
144
145
    pstrcpy((char *)header->boot_devices, sizeof(header->boot_devices),
            boot_devices);
146
147
148
    header->nboot_devices = strlen(boot_devices) & 0xff;
    header->kernel_image = cpu_to_be64((uint64_t)kernel_image);
    header->kernel_size = cpu_to_be64((uint64_t)kernel_size);
bellard authored
149
    if (cmdline) {
150
        pstrcpy_targphys(CMDLINE_ADDR, TARGET_PAGE_SIZE, cmdline);
151
152
        header->cmdline = cpu_to_be64((uint64_t)CMDLINE_ADDR);
        header->cmdline_size = cpu_to_be64((uint64_t)strlen(cmdline));
bellard authored
153
    }
154
155
156
157
158
159
160
161
162
    header->initrd_image = cpu_to_be64((uint64_t)initrd_image);
    header->initrd_size = cpu_to_be64((uint64_t)initrd_size);
    header->NVRAM_image = cpu_to_be64((uint64_t)NVRAM_image);

    header->width = cpu_to_be16(width);
    header->height = cpu_to_be16(height);
    header->depth = cpu_to_be16(depth);
    if (nographic)
        header->graphic_flags = cpu_to_be16(OHW_GF_NOGRAPHICS);
bellard authored
163
164
165
166
167
168
169
170
    header->crc = cpu_to_be16(OHW_compute_crc(header, 0x00, 0xF8));

    // Architecture specific header
    start = sizeof(ohwcfg_v3_t);
    sparc_header = (struct sparc_arch_cfg *)&image[start];
    sparc_header->valid = 0;
    start += sizeof(struct sparc_arch_cfg);
bellard authored
171
172
173
    // OpenBIOS nvram variables
    // Variable partition
174
175
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_SYSTEM;
176
    pstrcpy(part_header->name, sizeof(part_header->name), "system");
177
178
    end = start + sizeof(struct OpenBIOS_nvpart_v1);
179
    for (i = 0; i < nb_prom_envs; i++)
180
181
182
183
        end = OpenBIOS_set_var(image, end, prom_envs[i]);

    // End marker
    image[end++] = '\0';
184
185

    end = start + ((end - start + 15) & ~15);
186
    OpenBIOS_finish_partition(part_header, end - start);
187
188
189

    // free partition
    start = end;
190
191
    part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
    part_header->signature = OPENBIOS_PART_FREE;
192
    pstrcpy(part_header->name, sizeof(part_header->name), "free");
193
194

    end = 0x1fd0;
195
196
    OpenBIOS_finish_partition(part_header, end - start);
blueswir1 authored
197
198
    Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
199
200
    for (i = 0; i < sizeof(image); i++)
        m48t59_write(nvram, i, image[i]);
201
202
203
    qemu_register_boot_set(nvram_boot_set, nvram);
bellard authored
204
    return 0;
bellard authored
205
206
}
blueswir1 authored
207
void pic_info(void)
bellard authored
208
209
210
{
}
blueswir1 authored
211
void irq_info(void)
bellard authored
212
213
214
{
}
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
void cpu_check_irqs(CPUState *env)
{
    uint32_t pil = env->pil_in | (env->softint & ~SOFTINT_TIMER) |
        ((env->softint & SOFTINT_TIMER) << 14);

    if (pil && (env->interrupt_index == 0 ||
                (env->interrupt_index & ~15) == TT_EXTINT)) {
        unsigned int i;

        for (i = 15; i > 0; i--) {
            if (pil & (1 << i)) {
                int old_interrupt = env->interrupt_index;

                env->interrupt_index = TT_EXTINT | i;
                if (old_interrupt != env->interrupt_index) {
                    DPRINTF("Set CPU IRQ %d\n", i);
                    cpu_interrupt(env, CPU_INTERRUPT_HARD);
                }
                break;
            }
        }
    } else if (!pil && (env->interrupt_index & ~15) == TT_EXTINT) {
        DPRINTF("Reset CPU IRQ %d\n", env->interrupt_index & 15);
        env->interrupt_index = 0;
        cpu_reset_interrupt(env, CPU_INTERRUPT_HARD);
    }
}

static void cpu_set_irq(void *opaque, int irq, int level)
{
    CPUState *env = opaque;

    if (level) {
        DPRINTF("Raise CPU IRQ %d\n", irq);
        env->halted = 0;
        env->pil_in |= 1 << irq;
        cpu_check_irqs(env);
    } else {
        DPRINTF("Lower CPU IRQ %d\n", irq);
        env->pil_in &= ~(1 << irq);
        cpu_check_irqs(env);
    }
}
bellard authored
259
void qemu_system_powerdown(void)
bellard authored
260
261
262
{
}
bellard authored
263
264
265
static void main_cpu_reset(void *opaque)
{
    CPUState *env = opaque;
266
bellard authored
267
    cpu_reset(env);
268
269
270
271
272
273
274
275
    ptimer_set_limit(env->tick, 0x7fffffffffffffffULL, 1);
    ptimer_run(env->tick, 0);
    ptimer_set_limit(env->stick, 0x7fffffffffffffffULL, 1);
    ptimer_run(env->stick, 0);
    ptimer_set_limit(env->hstick, 0x7fffffffffffffffULL, 1);
    ptimer_run(env->hstick, 0);
}
blueswir1 authored
276
static void tick_irq(void *opaque)
277
278
279
{
    CPUState *env = opaque;
280
    env->softint |= SOFTINT_TIMER;
281
282
283
    cpu_interrupt(env, CPU_INTERRUPT_TIMER);
}
blueswir1 authored
284
static void stick_irq(void *opaque)
285
286
287
{
    CPUState *env = opaque;
288
    env->softint |= SOFTINT_TIMER;
289
290
291
    cpu_interrupt(env, CPU_INTERRUPT_TIMER);
}
blueswir1 authored
292
static void hstick_irq(void *opaque)
293
294
295
{
    CPUState *env = opaque;
296
    env->softint |= SOFTINT_TIMER;
297
    cpu_interrupt(env, CPU_INTERRUPT_TIMER);
bellard authored
298
299
}
bellard authored
300
301
302
static const int ide_iobase[2] = { 0x1f0, 0x170 };
static const int ide_iobase2[2] = { 0x3f6, 0x376 };
static const int ide_irq[2] = { 14, 15 };
bellard authored
303
bellard authored
304
305
306
307
308
309
310
static const int serial_io[MAX_SERIAL_PORTS] = { 0x3f8, 0x2f8, 0x3e8, 0x2e8 };
static const int serial_irq[MAX_SERIAL_PORTS] = { 4, 3, 4, 3 };

static const int parallel_io[MAX_PARALLEL_PORTS] = { 0x378, 0x278, 0x3bc };
static const int parallel_irq[MAX_PARALLEL_PORTS] = { 7, 7, 7 };

static fdctrl_t *floppy_controller;
bellard authored
311
312
313
314
315
316
static void sun4uv_init(ram_addr_t RAM_size, int vga_ram_size,
                        const char *boot_devices, DisplayState *ds,
                        const char *kernel_filename, const char *kernel_cmdline,
                        const char *initrd_filename, const char *cpu_model,
                        const struct hwdef *hwdef)
bellard authored
317
{
bellard authored
318
    CPUState *env;
bellard authored
319
    char buf[1024];
bellard authored
320
    m48t59_t *nvram;
bellard authored
321
322
    int ret, linux_boot;
    unsigned int i;
bellard authored
323
324
    long prom_offset, initrd_size, kernel_size;
    PCIBus *pci_bus;
325
    QEMUBH *bh;
blueswir1 authored
326
    qemu_irq *irq;
blueswir1 authored
327
    int drive_index;
328
329
    BlockDriverState *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
    BlockDriverState *fd[MAX_FD];
330
    void *fw_cfg;
bellard authored
331
332
333

    linux_boot = (kernel_filename != NULL);
blueswir1 authored
334
    /* init CPUs */
335
336
337
    if (!cpu_model)
        cpu_model = hwdef->default_cpu_model;
338
339
    env = cpu_init(cpu_model);
    if (!env) {
blueswir1 authored
340
341
342
        fprintf(stderr, "Unable to find Sparc CPU definition\n");
        exit(1);
    }
343
344
345
346
347
348
349
350
351
352
353
    bh = qemu_bh_new(tick_irq, env);
    env->tick = ptimer_init(bh);
    ptimer_set_period(env->tick, 1ULL);

    bh = qemu_bh_new(stick_irq, env);
    env->stick = ptimer_init(bh);
    ptimer_set_period(env->stick, 1ULL);

    bh = qemu_bh_new(hstick_irq, env);
    env->hstick = ptimer_init(bh);
    ptimer_set_period(env->hstick, 1ULL);
bellard authored
354
    qemu_register_reset(main_cpu_reset, env);
355
    main_cpu_reset(env);
bellard authored
356
bellard authored
357
    /* allocate RAM */
blueswir1 authored
358
    cpu_register_physical_memory(0, RAM_size, 0);
bellard authored
359
blueswir1 authored
360
    prom_offset = RAM_size + vga_ram_size;
361
    cpu_register_physical_memory(PROM_ADDR,
blueswir1 authored
362
363
                                 (PROM_SIZE_MAX + TARGET_PAGE_SIZE) &
                                 TARGET_PAGE_MASK,
bellard authored
364
                                 prom_offset | IO_MEM_ROM);
bellard authored
365
366
367
368
    if (bios_name == NULL)
        bios_name = PROM_FILENAME;
    snprintf(buf, sizeof(buf), "%s/%s", bios_dir, bios_name);
blueswir1 authored
369
    ret = load_elf(buf, PROM_ADDR - PROM_VADDR, NULL, NULL, NULL);
bellard authored
370
    if (ret < 0) {
blueswir1 authored
371
372
373
        fprintf(stderr, "qemu: could not load prom '%s'\n",
                buf);
        exit(1);
bellard authored
374
375
376
    }

    kernel_size = 0;
bellard authored
377
    initrd_size = 0;
bellard authored
378
    if (linux_boot) {
bellard authored
379
        /* XXX: put correct offset */
380
        kernel_size = load_elf(kernel_filename, 0, NULL, NULL, NULL);
bellard authored
381
        if (kernel_size < 0)
382
383
            kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
                                    ram_size - KERNEL_LOAD_ADDR);
blueswir1 authored
384
        if (kernel_size < 0)
385
386
387
            kernel_size = load_image_targphys(kernel_filename,
                                              KERNEL_LOAD_ADDR,
                                              ram_size - KERNEL_LOAD_ADDR);
bellard authored
388
        if (kernel_size < 0) {
389
            fprintf(stderr, "qemu: could not load kernel '%s'\n",
bellard authored
390
                    kernel_filename);
blueswir1 authored
391
            exit(1);
bellard authored
392
393
394
395
        }

        /* load initrd */
        if (initrd_filename) {
396
397
398
            initrd_size = load_image_targphys(initrd_filename,
                                              INITRD_LOAD_ADDR,
                                              ram_size - INITRD_LOAD_ADDR);
bellard authored
399
            if (initrd_size < 0) {
400
                fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
bellard authored
401
402
403
404
405
                        initrd_filename);
                exit(1);
            }
        }
        if (initrd_size > 0) {
blueswir1 authored
406
            for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
407
408
409
                if (ldl_phys(KERNEL_LOAD_ADDR + i) == 0x48647253) { // HdrS
                    stl_phys(KERNEL_LOAD_ADDR + i + 16, INITRD_LOAD_ADDR);
                    stl_phys(KERNEL_LOAD_ADDR + i + 20, initrd_size);
blueswir1 authored
410
411
412
                    break;
                }
            }
bellard authored
413
414
        }
    }
415
    pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, NULL);
bellard authored
416
    isa_mem_base = VGA_BASE;
blueswir1 authored
417
418
    pci_cirrus_vga_init(pci_bus, ds, phys_ram_base + RAM_size, RAM_size,
                        vga_ram_size);
bellard authored
419
420
421

    for(i = 0; i < MAX_SERIAL_PORTS; i++) {
        if (serial_hds[i]) {
422
423
            serial_init(serial_io[i], NULL/*serial_irq[i]*/, 115200,
                        serial_hds[i]);
bellard authored
424
425
426
427
428
        }
    }

    for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
        if (parallel_hds[i]) {
blueswir1 authored
429
430
            parallel_init(parallel_io[i], NULL/*parallel_irq[i]*/,
                          parallel_hds[i]);
bellard authored
431
432
433
434
        }
    }

    for(i = 0; i < nb_nics; i++) {
435
436
        if (!nd_table[i].model)
            nd_table[i].model = "ne2k_pci";
blueswir1 authored
437
        pci_nic_init(pci_bus, &nd_table[i], -1);
bellard authored
438
439
    }
440
    irq = qemu_allocate_irqs(cpu_set_irq, env, MAX_PILS);
441
442
443
444
445
    if (drive_get_max_bus(IF_IDE) >= MAX_IDE_BUS) {
        fprintf(stderr, "qemu: too many IDE bus\n");
        exit(1);
    }
    for(i = 0; i < MAX_IDE_BUS * MAX_IDE_DEVS; i++) {
blueswir1 authored
446
447
448
449
        drive_index = drive_get_index(IF_IDE, i / MAX_IDE_DEVS,
                                      i % MAX_IDE_DEVS);
       if (drive_index != -1)
           hd[i] = drives_table[drive_index].bdrv;
450
451
452
453
454
455
       else
           hd[i] = NULL;
    }

    // XXX pci_cmd646_ide_init(pci_bus, hd, 1);
    pci_piix3_ide_init(pci_bus, hd, -1, irq);
pbrook authored
456
457
    /* FIXME: wire up interrupts.  */
    i8042_init(NULL/*1*/, NULL/*12*/, 0x60);
458
    for(i = 0; i < MAX_FD; i++) {
blueswir1 authored
459
460
461
        drive_index = drive_get_index(IF_FLOPPY, 0, i);
       if (drive_index != -1)
           fd[i] = drives_table[drive_index].bdrv;
462
463
464
465
       else
           fd[i] = NULL;
    }
    floppy_controller = fdctrl_init(NULL/*6*/, 2, 0, 0x3f0, fd);
pbrook authored
466
    nvram = m48t59_init(NULL/*8*/, 0, 0x0074, NVRAM_SIZE, 59);
blueswir1 authored
467
    sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices,
blueswir1 authored
468
469
470
471
472
473
474
                           KERNEL_LOAD_ADDR, kernel_size,
                           kernel_cmdline,
                           INITRD_LOAD_ADDR, initrd_size,
                           /* XXX: need an option to load a NVRAM image */
                           0,
                           graphic_width, graphic_height, graphic_depth,
                           (uint8_t *)&nd_table[0].macaddr);
bellard authored
475
476
477
    fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
    fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
478
479
    fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
    fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
bellard authored
480
481
}
482
483
484
485
486
enum {
    sun4u_id = 0,
    sun4v_id = 64,
};
487
488
489
490
static const struct hwdef hwdefs[] = {
    /* Sun4u generic PC-like machine */
    {
        .default_cpu_model = "TI UltraSparc II",
491
        .machine_id = sun4u_id,
492
493
494
495
    },
    /* Sun4v generic PC-like machine */
    {
        .default_cpu_model = "Sun UltraSparc T1",
496
        .machine_id = sun4v_id,
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
    },
};

/* Sun4u hardware initialisation */
static void sun4u_init(ram_addr_t RAM_size, int vga_ram_size,
                       const char *boot_devices, DisplayState *ds,
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
    sun4uv_init(RAM_size, vga_ram_size, boot_devices, ds, kernel_filename,
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]);
}

/* Sun4v hardware initialisation */
static void sun4v_init(ram_addr_t RAM_size, int vga_ram_size,
                       const char *boot_devices, DisplayState *ds,
                       const char *kernel_filename, const char *kernel_cmdline,
                       const char *initrd_filename, const char *cpu_model)
{
    sun4uv_init(RAM_size, vga_ram_size, boot_devices, ds, kernel_filename,
                kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]);
}
bellard authored
520
QEMUMachine sun4u_machine = {
blueswir1 authored
521
522
523
524
    .name = "sun4u",
    .desc = "Sun4u platform",
    .init = sun4u_init,
    .ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE,
525
    .nodisk_ok = 1,
bellard authored
526
};
527
528

QEMUMachine sun4v_machine = {
blueswir1 authored
529
530
531
532
    .name = "sun4v",
    .desc = "Sun4v platform",
    .init = sun4v_init,
    .ram_require = PROM_SIZE_MAX + VGA_RAM_SIZE,
533
    .nodisk_ok = 1,
534
};