Blame view

cpu-all.h 18.8 KB
bellard authored
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
/*
 * defines common to all virtual CPUs
 * 
 *  Copyright (c) 2003 Fabrice Bellard
 *
 * This library is free software; you can redistribute it and/or
 * modify it under the terms of the GNU Lesser General Public
 * License as published by the Free Software Foundation; either
 * version 2 of the License, or (at your option) any later version.
 *
 * This library is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
 * Lesser General Public License for more details.
 *
 * You should have received a copy of the GNU Lesser General Public
 * License along with this library; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#ifndef CPU_ALL_H
#define CPU_ALL_H
bellard authored
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
#if defined(__arm__) || defined(__sparc__)
#define WORDS_ALIGNED
#endif

/* some important defines: 
 * 
 * WORDS_ALIGNED : if defined, the host cpu can only make word aligned
 * memory accesses.
 * 
 * WORDS_BIGENDIAN : if defined, the host cpu is big endian and
 * otherwise little endian.
 * 
 * (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
 * 
 * TARGET_WORDS_BIGENDIAN : same for target cpu
 */
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
#include "bswap.h"

#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
#define BSWAP_NEEDED
#endif

#ifdef BSWAP_NEEDED

static inline uint16_t tswap16(uint16_t s)
{
    return bswap16(s);
}

static inline uint32_t tswap32(uint32_t s)
{
    return bswap32(s);
}

static inline uint64_t tswap64(uint64_t s)
{
    return bswap64(s);
}

static inline void tswap16s(uint16_t *s)
{
    *s = bswap16(*s);
}

static inline void tswap32s(uint32_t *s)
{
    *s = bswap32(*s);
}

static inline void tswap64s(uint64_t *s)
{
    *s = bswap64(*s);
}

#else

static inline uint16_t tswap16(uint16_t s)
{
    return s;
}

static inline uint32_t tswap32(uint32_t s)
{
    return s;
}

static inline uint64_t tswap64(uint64_t s)
{
    return s;
}

static inline void tswap16s(uint16_t *s)
{
}

static inline void tswap32s(uint32_t *s)
{
}

static inline void tswap64s(uint64_t *s)
{
}

#endif

#if TARGET_LONG_SIZE == 4
#define tswapl(s) tswap32(s)
#define tswapls(s) tswap32s((uint32_t *)(s))
bellard authored
112
#define bswaptls(s) bswap32s(s)
113
114
115
#else
#define tswapl(s) tswap64(s)
#define tswapls(s) tswap64s((uint64_t *)(s))
bellard authored
116
#define bswaptls(s) bswap64s(s)
117
118
#endif
bellard authored
119
120
/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
   endian ! */
bellard authored
121
typedef union {
bellard authored
122
    float64 d;
123
124
#if defined(WORDS_BIGENDIAN) \
    || (defined(__arm__) && !defined(__VFP_FP__) && !defined(CONFIG_SOFTFLOAT))
bellard authored
125
126
    struct {
        uint32_t upper;
bellard authored
127
        uint32_t lower;
bellard authored
128
129
130
131
    } l;
#else
    struct {
        uint32_t lower;
bellard authored
132
        uint32_t upper;
bellard authored
133
134
135
136
137
    } l;
#endif
    uint64_t ll;
} CPU_DoubleU;
bellard authored
138
139
/* CPU memory access without any memory or io remapping */
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
/*
 * the generic syntax for the memory accesses is:
 *
 * load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
 *
 * store: st{type}{size}{endian}_{access_type}(ptr, val)
 *
 * type is:
 * (empty): integer access
 *   f    : float access
 * 
 * sign is:
 * (empty): for floats or 32 bit size
 *   u    : unsigned
 *   s    : signed
 *
 * size is:
 *   b: 8 bits
 *   w: 16 bits
 *   l: 32 bits
 *   q: 64 bits
 * 
 * endian is:
 * (empty): target cpu endianness or 8 bit access
 *   r    : reversed target cpu endianness (not implemented yet)
 *   be   : big endian (not implemented yet)
 *   le   : little endian (not implemented yet)
 *
 * access_type is:
 *   raw    : host memory access
 *   user   : user mode access using soft MMU
 *   kernel : kernel mode access using soft MMU
 */
bellard authored
173
static inline int ldub_p(void *ptr)
bellard authored
174
175
176
177
{
    return *(uint8_t *)ptr;
}
bellard authored
178
static inline int ldsb_p(void *ptr)
bellard authored
179
180
181
182
{
    return *(int8_t *)ptr;
}
bellard authored
183
static inline void stb_p(void *ptr, int v)
bellard authored
184
185
186
187
188
189
190
{
    *(uint8_t *)ptr = v;
}

/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
   kernel handles unaligned load/stores may give better results, but
   it is a system wide setting : bad */
bellard authored
191
#if !defined(TARGET_WORDS_BIGENDIAN) && (defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
bellard authored
192
193

/* conservative code for little endian unaligned accesses */
bellard authored
194
static inline int lduw_p(void *ptr)
bellard authored
195
196
197
198
199
200
201
202
203
204
205
{
#ifdef __powerpc__
    int val;
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
    return val;
#else
    uint8_t *p = ptr;
    return p[0] | (p[1] << 8);
#endif
}
bellard authored
206
static inline int ldsw_p(void *ptr)
bellard authored
207
208
209
210
211
212
213
214
215
216
217
{
#ifdef __powerpc__
    int val;
    __asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
    return (int16_t)val;
#else
    uint8_t *p = ptr;
    return (int16_t)(p[0] | (p[1] << 8));
#endif
}
bellard authored
218
static inline int ldl_p(void *ptr)
bellard authored
219
220
221
222
223
224
225
226
227
228
229
{
#ifdef __powerpc__
    int val;
    __asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
    return val;
#else
    uint8_t *p = ptr;
    return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
#endif
}
bellard authored
230
static inline uint64_t ldq_p(void *ptr)
bellard authored
231
232
233
{
    uint8_t *p = ptr;
    uint32_t v1, v2;
bellard authored
234
235
    v1 = ldl_p(p);
    v2 = ldl_p(p + 4);
bellard authored
236
237
238
    return v1 | ((uint64_t)v2 << 32);
}
bellard authored
239
static inline void stw_p(void *ptr, int v)
bellard authored
240
241
242
243
244
245
246
247
248
249
{
#ifdef __powerpc__
    __asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
#else
    uint8_t *p = ptr;
    p[0] = v;
    p[1] = v >> 8;
#endif
}
bellard authored
250
static inline void stl_p(void *ptr, int v)
bellard authored
251
252
253
254
255
256
257
258
259
260
261
262
{
#ifdef __powerpc__
    __asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
#else
    uint8_t *p = ptr;
    p[0] = v;
    p[1] = v >> 8;
    p[2] = v >> 16;
    p[3] = v >> 24;
#endif
}
bellard authored
263
static inline void stq_p(void *ptr, uint64_t v)
bellard authored
264
265
{
    uint8_t *p = ptr;
bellard authored
266
267
    stl_p(p, (uint32_t)v);
    stl_p(p + 4, v >> 32);
bellard authored
268
269
270
271
}

/* float access */
bellard authored
272
static inline float32 ldfl_p(void *ptr)
bellard authored
273
274
{
    union {
bellard authored
275
        float32 f;
bellard authored
276
277
        uint32_t i;
    } u;
bellard authored
278
    u.i = ldl_p(ptr);
bellard authored
279
280
281
    return u.f;
}
bellard authored
282
static inline void stfl_p(void *ptr, float32 v)
bellard authored
283
284
{
    union {
bellard authored
285
        float32 f;
bellard authored
286
287
288
        uint32_t i;
    } u;
    u.f = v;
bellard authored
289
    stl_p(ptr, u.i);
bellard authored
290
291
}
bellard authored
292
static inline float64 ldfq_p(void *ptr)
bellard authored
293
{
bellard authored
294
    CPU_DoubleU u;
bellard authored
295
296
    u.l.lower = ldl_p(ptr);
    u.l.upper = ldl_p(ptr + 4);
bellard authored
297
298
299
    return u.d;
}
bellard authored
300
static inline void stfq_p(void *ptr, float64 v)
bellard authored
301
{
bellard authored
302
    CPU_DoubleU u;
bellard authored
303
    u.d = v;
bellard authored
304
305
    stl_p(ptr, u.l.lower);
    stl_p(ptr + 4, u.l.upper);
bellard authored
306
307
}
bellard authored
308
#elif defined(TARGET_WORDS_BIGENDIAN) && (!defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
309
bellard authored
310
static inline int lduw_p(void *ptr)
311
{
312
313
314
315
316
317
318
319
#if defined(__i386__)
    int val;
    asm volatile ("movzwl %1, %0\n"
                  "xchgb %b0, %h0\n"
                  : "=q" (val)
                  : "m" (*(uint16_t *)ptr));
    return val;
#else
320
    uint8_t *b = (uint8_t *) ptr;
321
322
    return ((b[0] << 8) | b[1]);
#endif
323
324
}
bellard authored
325
static inline int ldsw_p(void *ptr)
326
{
327
328
329
330
331
332
333
334
335
336
337
#if defined(__i386__)
    int val;
    asm volatile ("movzwl %1, %0\n"
                  "xchgb %b0, %h0\n"
                  : "=q" (val)
                  : "m" (*(uint16_t *)ptr));
    return (int16_t)val;
#else
    uint8_t *b = (uint8_t *) ptr;
    return (int16_t)((b[0] << 8) | b[1]);
#endif
338
339
}
bellard authored
340
static inline int ldl_p(void *ptr)
341
{
bellard authored
342
#if defined(__i386__) || defined(__x86_64__)
343
344
345
346
347
348
349
    int val;
    asm volatile ("movl %1, %0\n"
                  "bswap %0\n"
                  : "=r" (val)
                  : "m" (*(uint32_t *)ptr));
    return val;
#else
350
    uint8_t *b = (uint8_t *) ptr;
351
352
    return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
#endif
353
354
}
bellard authored
355
static inline uint64_t ldq_p(void *ptr)
356
357
{
    uint32_t a,b;
bellard authored
358
359
    a = ldl_p(ptr);
    b = ldl_p(ptr+4);
360
361
362
    return (((uint64_t)a<<32)|b);
}
bellard authored
363
static inline void stw_p(void *ptr, int v)
364
{
365
366
367
368
369
370
#if defined(__i386__)
    asm volatile ("xchgb %b0, %h0\n"
                  "movw %w0, %1\n"
                  : "=q" (v)
                  : "m" (*(uint16_t *)ptr), "0" (v));
#else
371
372
373
    uint8_t *d = (uint8_t *) ptr;
    d[0] = v >> 8;
    d[1] = v;
374
#endif
375
376
}
bellard authored
377
static inline void stl_p(void *ptr, int v)
378
{
bellard authored
379
#if defined(__i386__) || defined(__x86_64__)
380
381
382
383
384
    asm volatile ("bswap %0\n"
                  "movl %0, %1\n"
                  : "=r" (v)
                  : "m" (*(uint32_t *)ptr), "0" (v));
#else
385
386
387
388
389
    uint8_t *d = (uint8_t *) ptr;
    d[0] = v >> 24;
    d[1] = v >> 16;
    d[2] = v >> 8;
    d[3] = v;
390
#endif
391
392
}
bellard authored
393
static inline void stq_p(void *ptr, uint64_t v)
394
{
bellard authored
395
396
    stl_p(ptr, v >> 32);
    stl_p(ptr + 4, v);
bellard authored
397
398
399
400
}

/* float access */
bellard authored
401
static inline float32 ldfl_p(void *ptr)
bellard authored
402
403
{
    union {
bellard authored
404
        float32 f;
bellard authored
405
406
        uint32_t i;
    } u;
bellard authored
407
    u.i = ldl_p(ptr);
bellard authored
408
409
410
    return u.f;
}
bellard authored
411
static inline void stfl_p(void *ptr, float32 v)
bellard authored
412
413
{
    union {
bellard authored
414
        float32 f;
bellard authored
415
416
417
        uint32_t i;
    } u;
    u.f = v;
bellard authored
418
    stl_p(ptr, u.i);
bellard authored
419
420
}
bellard authored
421
static inline float64 ldfq_p(void *ptr)
bellard authored
422
423
{
    CPU_DoubleU u;
bellard authored
424
425
    u.l.upper = ldl_p(ptr);
    u.l.lower = ldl_p(ptr + 4);
bellard authored
426
427
428
    return u.d;
}
bellard authored
429
static inline void stfq_p(void *ptr, float64 v)
bellard authored
430
431
432
{
    CPU_DoubleU u;
    u.d = v;
bellard authored
433
434
    stl_p(ptr, u.l.upper);
    stl_p(ptr + 4, u.l.lower);
435
436
}
bellard authored
437
438
#else
bellard authored
439
static inline int lduw_p(void *ptr)
bellard authored
440
441
442
443
{
    return *(uint16_t *)ptr;
}
bellard authored
444
static inline int ldsw_p(void *ptr)
bellard authored
445
446
447
448
{
    return *(int16_t *)ptr;
}
bellard authored
449
static inline int ldl_p(void *ptr)
bellard authored
450
451
452
453
{
    return *(uint32_t *)ptr;
}
bellard authored
454
static inline uint64_t ldq_p(void *ptr)
bellard authored
455
456
457
458
{
    return *(uint64_t *)ptr;
}
bellard authored
459
static inline void stw_p(void *ptr, int v)
bellard authored
460
461
462
463
{
    *(uint16_t *)ptr = v;
}
bellard authored
464
static inline void stl_p(void *ptr, int v)
bellard authored
465
466
467
468
{
    *(uint32_t *)ptr = v;
}
bellard authored
469
static inline void stq_p(void *ptr, uint64_t v)
bellard authored
470
471
472
473
474
475
{
    *(uint64_t *)ptr = v;
}

/* float access */
bellard authored
476
static inline float32 ldfl_p(void *ptr)
bellard authored
477
{
bellard authored
478
    return *(float32 *)ptr;
bellard authored
479
480
}
bellard authored
481
static inline float64 ldfq_p(void *ptr)
bellard authored
482
{
bellard authored
483
    return *(float64 *)ptr;
bellard authored
484
485
}
bellard authored
486
static inline void stfl_p(void *ptr, float32 v)
bellard authored
487
{
bellard authored
488
    *(float32 *)ptr = v;
bellard authored
489
490
}
bellard authored
491
static inline void stfq_p(void *ptr, float64 v)
bellard authored
492
{
bellard authored
493
    *(float64 *)ptr = v;
bellard authored
494
495
496
}
#endif
bellard authored
497
498
/* MMU memory access macros */
bellard authored
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
/* NOTE: we use double casts if pointers and target_ulong have
   different sizes */
#define ldub_raw(p) ldub_p((uint8_t *)(long)(p))
#define ldsb_raw(p) ldsb_p((uint8_t *)(long)(p))
#define lduw_raw(p) lduw_p((uint8_t *)(long)(p))
#define ldsw_raw(p) ldsw_p((uint8_t *)(long)(p))
#define ldl_raw(p) ldl_p((uint8_t *)(long)(p))
#define ldq_raw(p) ldq_p((uint8_t *)(long)(p))
#define ldfl_raw(p) ldfl_p((uint8_t *)(long)(p))
#define ldfq_raw(p) ldfq_p((uint8_t *)(long)(p))
#define stb_raw(p, v) stb_p((uint8_t *)(long)(p), v)
#define stw_raw(p, v) stw_p((uint8_t *)(long)(p), v)
#define stl_raw(p, v) stl_p((uint8_t *)(long)(p), v)
#define stq_raw(p, v) stq_p((uint8_t *)(long)(p), v)
#define stfl_raw(p, v) stfl_p((uint8_t *)(long)(p), v)
#define stfq_raw(p, v) stfq_p((uint8_t *)(long)(p), v)
bellard authored
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
#if defined(CONFIG_USER_ONLY) 

/* if user mode, no other memory access functions */
#define ldub(p) ldub_raw(p)
#define ldsb(p) ldsb_raw(p)
#define lduw(p) lduw_raw(p)
#define ldsw(p) ldsw_raw(p)
#define ldl(p) ldl_raw(p)
#define ldq(p) ldq_raw(p)
#define ldfl(p) ldfl_raw(p)
#define ldfq(p) ldfq_raw(p)
#define stb(p, v) stb_raw(p, v)
#define stw(p, v) stw_raw(p, v)
#define stl(p, v) stl_raw(p, v)
#define stq(p, v) stq_raw(p, v)
#define stfl(p, v) stfl_raw(p, v)
#define stfq(p, v) stfq_raw(p, v)

#define ldub_code(p) ldub_raw(p)
#define ldsb_code(p) ldsb_raw(p)
#define lduw_code(p) lduw_raw(p)
#define ldsw_code(p) ldsw_raw(p)
#define ldl_code(p) ldl_raw(p)

#define ldub_kernel(p) ldub_raw(p)
#define ldsb_kernel(p) ldsb_raw(p)
#define lduw_kernel(p) lduw_raw(p)
#define ldsw_kernel(p) ldsw_raw(p)
#define ldl_kernel(p) ldl_raw(p)
bellard authored
546
547
#define ldfl_kernel(p) ldfl_raw(p)
#define ldfq_kernel(p) ldfq_raw(p)
bellard authored
548
549
550
551
#define stb_kernel(p, v) stb_raw(p, v)
#define stw_kernel(p, v) stw_raw(p, v)
#define stl_kernel(p, v) stl_raw(p, v)
#define stq_kernel(p, v) stq_raw(p, v)
bellard authored
552
553
#define stfl_kernel(p, v) stfl_raw(p, v)
#define stfq_kernel(p, vt) stfq_raw(p, v)
bellard authored
554
555
556

#endif /* defined(CONFIG_USER_ONLY) */
bellard authored
557
558
559
560
561
562
/* page related stuff */

#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
563
564
565
566
extern unsigned long qemu_real_host_page_size;
extern unsigned long qemu_host_page_bits;
extern unsigned long qemu_host_page_size;
extern unsigned long qemu_host_page_mask;
bellard authored
567
568
#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
bellard authored
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603

/* same as PROT_xxx */
#define PAGE_READ      0x0001
#define PAGE_WRITE     0x0002
#define PAGE_EXEC      0x0004
#define PAGE_BITS      (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
#define PAGE_VALID     0x0008
/* original state of the write flag (used when tracking self-modifying
   code */
#define PAGE_WRITE_ORG 0x0010 

void page_dump(FILE *f);
int page_get_flags(unsigned long address);
void page_set_flags(unsigned long start, unsigned long end, int flags);
void page_unprotect_range(uint8_t *data, unsigned long data_size);

#define SINGLE_CPU_DEFINES
#ifdef SINGLE_CPU_DEFINES

#if defined(TARGET_I386)

#define CPUState CPUX86State
#define cpu_init cpu_x86_init
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler

#elif defined(TARGET_ARM)

#define CPUState CPUARMState
#define cpu_init cpu_arm_init
#define cpu_exec cpu_arm_exec
#define cpu_gen_code cpu_arm_gen_code
#define cpu_signal_handler cpu_arm_signal_handler
604
605
606
607
608
609
610
611
#elif defined(TARGET_SPARC)

#define CPUState CPUSPARCState
#define cpu_init cpu_sparc_init
#define cpu_exec cpu_sparc_exec
#define cpu_gen_code cpu_sparc_gen_code
#define cpu_signal_handler cpu_sparc_signal_handler
612
613
614
615
616
617
618
619
#elif defined(TARGET_PPC)

#define CPUState CPUPPCState
#define cpu_init cpu_ppc_init
#define cpu_exec cpu_ppc_exec
#define cpu_gen_code cpu_ppc_gen_code
#define cpu_signal_handler cpu_ppc_signal_handler
bellard authored
620
621
622
623
624
625
626
#elif defined(TARGET_MIPS)
#define CPUState CPUMIPSState
#define cpu_init cpu_mips_init
#define cpu_exec cpu_mips_exec
#define cpu_gen_code cpu_mips_gen_code
#define cpu_signal_handler cpu_mips_signal_handler
bellard authored
627
628
629
630
631
632
#else

#error unsupported target CPU

#endif
bellard authored
633
634
#endif /* SINGLE_CPU_DEFINES */
bellard authored
635
636
637
638
void cpu_dump_state(CPUState *env, FILE *f, 
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
                    int flags);
bellard authored
639
void cpu_abort(CPUState *env, const char *fmt, ...);
bellard authored
640
extern CPUState *cpu_single_env;
641
extern int code_copy_enabled;
bellard authored
642
643
644
645
#define CPU_INTERRUPT_EXIT   0x01 /* wants exit from main loop */
#define CPU_INTERRUPT_HARD   0x02 /* hardware interrupt pending */
#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
bellard authored
646
#define CPU_INTERRUPT_TIMER  0x08 /* internal timer exception pending */
bellard authored
647
void cpu_interrupt(CPUState *s, int mask);
648
void cpu_reset_interrupt(CPUState *env, int mask);
bellard authored
649
650
651
int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
652
void cpu_single_step(CPUState *env, int enabled);
bellard authored
653
void cpu_reset(CPUState *s);
bellard authored
654
655
656
657
658
659
/* Return the physical page corresponding to a virtual one. Use it
   only for debugging because no protection checks are done. Return -1
   if no page found. */
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
660
661
#define CPU_LOG_TB_OUT_ASM (1 << 0) 
#define CPU_LOG_TB_IN_ASM  (1 << 1)
662
663
664
665
666
#define CPU_LOG_TB_OP      (1 << 2)
#define CPU_LOG_TB_OP_OPT  (1 << 3)
#define CPU_LOG_INT        (1 << 4)
#define CPU_LOG_EXEC       (1 << 5)
#define CPU_LOG_PCALL      (1 << 6)
667
#define CPU_LOG_IOPORT     (1 << 7)
668
#define CPU_LOG_TB_CPU     (1 << 8)
669
670
671
672
673
674
675
676
677
678

/* define log items */
typedef struct CPULogItem {
    int mask;
    const char *name;
    const char *help;
} CPULogItem;

extern CPULogItem cpu_log_items[];
679
680
void cpu_set_log(int log_flags);
void cpu_set_log_filename(const char *filename);
681
int cpu_str_to_log_mask(const char *str);
682
683
684
685
686
687
688
689
690
691
692
693
694
695
/* IO ports API */

/* NOTE: as these functions may be even used when there is an isa
   brige on non x86 targets, we always defined them */
#ifndef NO_CPU_IO_DEFS
void cpu_outb(CPUState *env, int addr, int val);
void cpu_outw(CPUState *env, int addr, int val);
void cpu_outl(CPUState *env, int addr, int val);
int cpu_inb(CPUState *env, int addr);
int cpu_inw(CPUState *env, int addr);
int cpu_inl(CPUState *env, int addr);
#endif
696
697
/* memory API */
bellard authored
698
699
700
extern int phys_ram_size;
extern int phys_ram_fd;
extern uint8_t *phys_ram_base;
701
extern uint8_t *phys_ram_dirty;
bellard authored
702
703
704
705
706
707
708
709
710

/* physical memory access */
#define IO_MEM_NB_ENTRIES  256
#define TLB_INVALID_MASK   (1 << 3)
#define IO_MEM_SHIFT       4

#define IO_MEM_RAM         (0 << IO_MEM_SHIFT) /* hardcoded offset */
#define IO_MEM_ROM         (1 << IO_MEM_SHIFT) /* hardcoded offset */
#define IO_MEM_UNASSIGNED  (2 << IO_MEM_SHIFT)
711
#define IO_MEM_NOTDIRTY    (4 << IO_MEM_SHIFT) /* used internally, never use directly */
bellard authored
712
713
714
typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
715
716
717
718
void cpu_register_physical_memory(target_phys_addr_t start_addr, 
                                  unsigned long size,
                                  unsigned long phys_offset);
719
720
int cpu_register_io_memory(int io_index,
                           CPUReadMemoryFunc **mem_read,
721
722
                           CPUWriteMemoryFunc **mem_write,
                           void *opaque);
723
724
CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
725
726
void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
727
                            int len, int is_write);
728
729
static inline void cpu_physical_memory_read(target_phys_addr_t addr, 
                                            uint8_t *buf, int len)
730
731
732
{
    cpu_physical_memory_rw(addr, buf, len, 0);
}
733
734
static inline void cpu_physical_memory_write(target_phys_addr_t addr, 
                                             const uint8_t *buf, int len)
735
736
737
{
    cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
}
738
739
uint32_t ldub_phys(target_phys_addr_t addr);
uint32_t lduw_phys(target_phys_addr_t addr);
740
uint32_t ldl_phys(target_phys_addr_t addr);
741
uint64_t ldq_phys(target_phys_addr_t addr);
742
void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
743
744
void stb_phys(target_phys_addr_t addr, uint32_t val);
void stw_phys(target_phys_addr_t addr, uint32_t val);
745
void stl_phys(target_phys_addr_t addr, uint32_t val);
746
void stq_phys(target_phys_addr_t addr, uint64_t val);
747
748
749

int cpu_memory_rw_debug(CPUState *env, target_ulong addr, 
                        uint8_t *buf, int len, int is_write);
750
bellard authored
751
752
#define VGA_DIRTY_FLAG  0x01
#define CODE_DIRTY_FLAG 0x02
bellard authored
753
754
/* read dirty bit (return 0 or 1) */
bellard authored
755
static inline int cpu_physical_memory_is_dirty(ram_addr_t addr)
756
{
bellard authored
757
758
759
    return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
}
bellard authored
760
static inline int cpu_physical_memory_get_dirty(ram_addr_t addr, 
bellard authored
761
762
763
                                                int dirty_flags)
{
    return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
764
765
}
bellard authored
766
static inline void cpu_physical_memory_set_dirty(ram_addr_t addr)
767
{
bellard authored
768
    phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
769
770
}
bellard authored
771
void cpu_physical_memory_reset_dirty(ram_addr_t start, ram_addr_t end,
bellard authored
772
                                     int dirty_flags);
bellard authored
773
void cpu_tlb_update_dirty(CPUState *env);
774
bellard authored
775
776
777
void dump_exec_info(FILE *f,
                    int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
bellard authored
778
#endif /* CPU_ALL_H */