|
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
|
/*
* defines common to all virtual CPUs
*
* Copyright (c) 2003 Fabrice Bellard
*
* This library is free software; you can redistribute it and/or
* modify it under the terms of the GNU Lesser General Public
* License as published by the Free Software Foundation; either
* version 2 of the License, or (at your option) any later version.
*
* This library is distributed in the hope that it will be useful,
* but WITHOUT ANY WARRANTY; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
* Lesser General Public License for more details.
*
* You should have received a copy of the GNU Lesser General Public
* License along with this library; if not, write to the Free Software
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
*/
#ifndef CPU_ALL_H
#define CPU_ALL_H
|
|
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
|
#if defined(__arm__) || defined(__sparc__)
#define WORDS_ALIGNED
#endif
/* some important defines:
*
* WORDS_ALIGNED : if defined, the host cpu can only make word aligned
* memory accesses.
*
* WORDS_BIGENDIAN : if defined, the host cpu is big endian and
* otherwise little endian.
*
* (TARGET_WORDS_ALIGNED : same for target cpu (not supported yet))
*
* TARGET_WORDS_BIGENDIAN : same for target cpu
*/
|
|
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
|
#include "bswap.h"
#if defined(WORDS_BIGENDIAN) != defined(TARGET_WORDS_BIGENDIAN)
#define BSWAP_NEEDED
#endif
#ifdef BSWAP_NEEDED
static inline uint16_t tswap16(uint16_t s)
{
return bswap16(s);
}
static inline uint32_t tswap32(uint32_t s)
{
return bswap32(s);
}
static inline uint64_t tswap64(uint64_t s)
{
return bswap64(s);
}
static inline void tswap16s(uint16_t *s)
{
*s = bswap16(*s);
}
static inline void tswap32s(uint32_t *s)
{
*s = bswap32(*s);
}
static inline void tswap64s(uint64_t *s)
{
*s = bswap64(*s);
}
#else
static inline uint16_t tswap16(uint16_t s)
{
return s;
}
static inline uint32_t tswap32(uint32_t s)
{
return s;
}
static inline uint64_t tswap64(uint64_t s)
{
return s;
}
static inline void tswap16s(uint16_t *s)
{
}
static inline void tswap32s(uint32_t *s)
{
}
static inline void tswap64s(uint64_t *s)
{
}
#endif
#if TARGET_LONG_SIZE == 4
#define tswapl(s) tswap32(s)
#define tswapls(s) tswap32s((uint32_t *)(s))
|
|
112
|
#define bswaptls(s) bswap32s(s)
|
|
113
114
115
|
#else
#define tswapl(s) tswap64(s)
#define tswapls(s) tswap64s((uint64_t *)(s))
|
|
116
|
#define bswaptls(s) bswap64s(s)
|
|
117
118
|
#endif
|
|
119
120
|
/* NOTE: arm FPA is horrible as double 32 bit words are stored in big
endian ! */
|
|
121
122
|
typedef union {
double d;
|
|
123
|
#if defined(WORDS_BIGENDIAN) || (defined(__arm__) && !defined(__VFP_FP__))
|
|
124
125
|
struct {
uint32_t upper;
|
|
126
|
uint32_t lower;
|
|
127
128
129
130
|
} l;
#else
struct {
uint32_t lower;
|
|
131
|
uint32_t upper;
|
|
132
133
134
135
136
|
} l;
#endif
uint64_t ll;
} CPU_DoubleU;
|
|
137
138
|
/* CPU memory access without any memory or io remapping */
|
|
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
|
/*
* the generic syntax for the memory accesses is:
*
* load: ld{type}{sign}{size}{endian}_{access_type}(ptr)
*
* store: st{type}{size}{endian}_{access_type}(ptr, val)
*
* type is:
* (empty): integer access
* f : float access
*
* sign is:
* (empty): for floats or 32 bit size
* u : unsigned
* s : signed
*
* size is:
* b: 8 bits
* w: 16 bits
* l: 32 bits
* q: 64 bits
*
* endian is:
* (empty): target cpu endianness or 8 bit access
* r : reversed target cpu endianness (not implemented yet)
* be : big endian (not implemented yet)
* le : little endian (not implemented yet)
*
* access_type is:
* raw : host memory access
* user : user mode access using soft MMU
* kernel : kernel mode access using soft MMU
*/
|
|
172
|
static inline int ldub_p(void *ptr)
|
|
173
174
175
176
|
{
return *(uint8_t *)ptr;
}
|
|
177
|
static inline int ldsb_p(void *ptr)
|
|
178
179
180
181
|
{
return *(int8_t *)ptr;
}
|
|
182
|
static inline void stb_p(void *ptr, int v)
|
|
183
184
185
186
187
188
189
|
{
*(uint8_t *)ptr = v;
}
/* NOTE: on arm, putting 2 in /proc/sys/debug/alignment so that the
kernel handles unaligned load/stores may give better results, but
it is a system wide setting : bad */
|
|
190
|
#if !defined(TARGET_WORDS_BIGENDIAN) && (defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
|
|
191
192
|
/* conservative code for little endian unaligned accesses */
|
|
193
|
static inline int lduw_p(void *ptr)
|
|
194
195
196
197
198
199
200
201
202
203
204
|
{
#ifdef __powerpc__
int val;
__asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
return val;
#else
uint8_t *p = ptr;
return p[0] | (p[1] << 8);
#endif
}
|
|
205
|
static inline int ldsw_p(void *ptr)
|
|
206
207
208
209
210
211
212
213
214
215
216
|
{
#ifdef __powerpc__
int val;
__asm__ __volatile__ ("lhbrx %0,0,%1" : "=r" (val) : "r" (ptr));
return (int16_t)val;
#else
uint8_t *p = ptr;
return (int16_t)(p[0] | (p[1] << 8));
#endif
}
|
|
217
|
static inline int ldl_p(void *ptr)
|
|
218
219
220
221
222
223
224
225
226
227
228
|
{
#ifdef __powerpc__
int val;
__asm__ __volatile__ ("lwbrx %0,0,%1" : "=r" (val) : "r" (ptr));
return val;
#else
uint8_t *p = ptr;
return p[0] | (p[1] << 8) | (p[2] << 16) | (p[3] << 24);
#endif
}
|
|
229
|
static inline uint64_t ldq_p(void *ptr)
|
|
230
231
232
|
{
uint8_t *p = ptr;
uint32_t v1, v2;
|
|
233
234
|
v1 = ldl_p(p);
v2 = ldl_p(p + 4);
|
|
235
236
237
|
return v1 | ((uint64_t)v2 << 32);
}
|
|
238
|
static inline void stw_p(void *ptr, int v)
|
|
239
240
241
242
243
244
245
246
247
248
|
{
#ifdef __powerpc__
__asm__ __volatile__ ("sthbrx %1,0,%2" : "=m" (*(uint16_t *)ptr) : "r" (v), "r" (ptr));
#else
uint8_t *p = ptr;
p[0] = v;
p[1] = v >> 8;
#endif
}
|
|
249
|
static inline void stl_p(void *ptr, int v)
|
|
250
251
252
253
254
255
256
257
258
259
260
261
|
{
#ifdef __powerpc__
__asm__ __volatile__ ("stwbrx %1,0,%2" : "=m" (*(uint32_t *)ptr) : "r" (v), "r" (ptr));
#else
uint8_t *p = ptr;
p[0] = v;
p[1] = v >> 8;
p[2] = v >> 16;
p[3] = v >> 24;
#endif
}
|
|
262
|
static inline void stq_p(void *ptr, uint64_t v)
|
|
263
264
|
{
uint8_t *p = ptr;
|
|
265
266
|
stl_p(p, (uint32_t)v);
stl_p(p + 4, v >> 32);
|
|
267
268
269
270
|
}
/* float access */
|
|
271
|
static inline float ldfl_p(void *ptr)
|
|
272
273
274
275
276
|
{
union {
float f;
uint32_t i;
} u;
|
|
277
|
u.i = ldl_p(ptr);
|
|
278
279
280
|
return u.f;
}
|
|
281
|
static inline void stfl_p(void *ptr, float v)
|
|
282
283
284
285
286
287
|
{
union {
float f;
uint32_t i;
} u;
u.f = v;
|
|
288
|
stl_p(ptr, u.i);
|
|
289
290
|
}
|
|
291
|
static inline double ldfq_p(void *ptr)
|
|
292
|
{
|
|
293
|
CPU_DoubleU u;
|
|
294
295
|
u.l.lower = ldl_p(ptr);
u.l.upper = ldl_p(ptr + 4);
|
|
296
297
298
|
return u.d;
}
|
|
299
|
static inline void stfq_p(void *ptr, double v)
|
|
300
|
{
|
|
301
|
CPU_DoubleU u;
|
|
302
|
u.d = v;
|
|
303
304
|
stl_p(ptr, u.l.lower);
stl_p(ptr + 4, u.l.upper);
|
|
305
306
|
}
|
|
307
|
#elif defined(TARGET_WORDS_BIGENDIAN) && (!defined(WORDS_BIGENDIAN) || defined(WORDS_ALIGNED))
|
|
308
|
|
|
309
|
static inline int lduw_p(void *ptr)
|
|
310
|
{
|
|
311
312
313
314
315
316
317
318
|
#if defined(__i386__)
int val;
asm volatile ("movzwl %1, %0\n"
"xchgb %b0, %h0\n"
: "=q" (val)
: "m" (*(uint16_t *)ptr));
return val;
#else
|
|
319
|
uint8_t *b = (uint8_t *) ptr;
|
|
320
321
|
return ((b[0] << 8) | b[1]);
#endif
|
|
322
323
|
}
|
|
324
|
static inline int ldsw_p(void *ptr)
|
|
325
|
{
|
|
326
327
328
329
330
331
332
333
334
335
336
|
#if defined(__i386__)
int val;
asm volatile ("movzwl %1, %0\n"
"xchgb %b0, %h0\n"
: "=q" (val)
: "m" (*(uint16_t *)ptr));
return (int16_t)val;
#else
uint8_t *b = (uint8_t *) ptr;
return (int16_t)((b[0] << 8) | b[1]);
#endif
|
|
337
338
|
}
|
|
339
|
static inline int ldl_p(void *ptr)
|
|
340
|
{
|
|
341
|
#if defined(__i386__) || defined(__x86_64__)
|
|
342
343
344
345
346
347
348
|
int val;
asm volatile ("movl %1, %0\n"
"bswap %0\n"
: "=r" (val)
: "m" (*(uint32_t *)ptr));
return val;
#else
|
|
349
|
uint8_t *b = (uint8_t *) ptr;
|
|
350
351
|
return (b[0] << 24) | (b[1] << 16) | (b[2] << 8) | b[3];
#endif
|
|
352
353
|
}
|
|
354
|
static inline uint64_t ldq_p(void *ptr)
|
|
355
356
|
{
uint32_t a,b;
|
|
357
358
|
a = ldl_p(ptr);
b = ldl_p(ptr+4);
|
|
359
360
361
|
return (((uint64_t)a<<32)|b);
}
|
|
362
|
static inline void stw_p(void *ptr, int v)
|
|
363
|
{
|
|
364
365
366
367
368
369
|
#if defined(__i386__)
asm volatile ("xchgb %b0, %h0\n"
"movw %w0, %1\n"
: "=q" (v)
: "m" (*(uint16_t *)ptr), "0" (v));
#else
|
|
370
371
372
|
uint8_t *d = (uint8_t *) ptr;
d[0] = v >> 8;
d[1] = v;
|
|
373
|
#endif
|
|
374
375
|
}
|
|
376
|
static inline void stl_p(void *ptr, int v)
|
|
377
|
{
|
|
378
|
#if defined(__i386__) || defined(__x86_64__)
|
|
379
380
381
382
383
|
asm volatile ("bswap %0\n"
"movl %0, %1\n"
: "=r" (v)
: "m" (*(uint32_t *)ptr), "0" (v));
#else
|
|
384
385
386
387
388
|
uint8_t *d = (uint8_t *) ptr;
d[0] = v >> 24;
d[1] = v >> 16;
d[2] = v >> 8;
d[3] = v;
|
|
389
|
#endif
|
|
390
391
|
}
|
|
392
|
static inline void stq_p(void *ptr, uint64_t v)
|
|
393
|
{
|
|
394
395
|
stl_p(ptr, v >> 32);
stl_p(ptr + 4, v);
|
|
396
397
398
399
|
}
/* float access */
|
|
400
|
static inline float ldfl_p(void *ptr)
|
|
401
402
403
404
405
|
{
union {
float f;
uint32_t i;
} u;
|
|
406
|
u.i = ldl_p(ptr);
|
|
407
408
409
|
return u.f;
}
|
|
410
|
static inline void stfl_p(void *ptr, float v)
|
|
411
412
413
414
415
416
|
{
union {
float f;
uint32_t i;
} u;
u.f = v;
|
|
417
|
stl_p(ptr, u.i);
|
|
418
419
|
}
|
|
420
|
static inline double ldfq_p(void *ptr)
|
|
421
422
|
{
CPU_DoubleU u;
|
|
423
424
|
u.l.upper = ldl_p(ptr);
u.l.lower = ldl_p(ptr + 4);
|
|
425
426
427
|
return u.d;
}
|
|
428
|
static inline void stfq_p(void *ptr, double v)
|
|
429
430
431
|
{
CPU_DoubleU u;
u.d = v;
|
|
432
433
|
stl_p(ptr, u.l.upper);
stl_p(ptr + 4, u.l.lower);
|
|
434
435
|
}
|
|
436
437
|
#else
|
|
438
|
static inline int lduw_p(void *ptr)
|
|
439
440
441
442
|
{
return *(uint16_t *)ptr;
}
|
|
443
|
static inline int ldsw_p(void *ptr)
|
|
444
445
446
447
|
{
return *(int16_t *)ptr;
}
|
|
448
|
static inline int ldl_p(void *ptr)
|
|
449
450
451
452
|
{
return *(uint32_t *)ptr;
}
|
|
453
|
static inline uint64_t ldq_p(void *ptr)
|
|
454
455
456
457
|
{
return *(uint64_t *)ptr;
}
|
|
458
|
static inline void stw_p(void *ptr, int v)
|
|
459
460
461
462
|
{
*(uint16_t *)ptr = v;
}
|
|
463
|
static inline void stl_p(void *ptr, int v)
|
|
464
465
466
467
|
{
*(uint32_t *)ptr = v;
}
|
|
468
|
static inline void stq_p(void *ptr, uint64_t v)
|
|
469
470
471
472
473
474
|
{
*(uint64_t *)ptr = v;
}
/* float access */
|
|
475
|
static inline float ldfl_p(void *ptr)
|
|
476
477
478
479
|
{
return *(float *)ptr;
}
|
|
480
|
static inline double ldfq_p(void *ptr)
|
|
481
482
483
484
|
{
return *(double *)ptr;
}
|
|
485
|
static inline void stfl_p(void *ptr, float v)
|
|
486
487
488
489
|
{
*(float *)ptr = v;
}
|
|
490
|
static inline void stfq_p(void *ptr, double v)
|
|
491
492
493
494
495
|
{
*(double *)ptr = v;
}
#endif
|
|
496
497
|
/* MMU memory access macros */
|
|
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
|
/* NOTE: we use double casts if pointers and target_ulong have
different sizes */
#define ldub_raw(p) ldub_p((uint8_t *)(long)(p))
#define ldsb_raw(p) ldsb_p((uint8_t *)(long)(p))
#define lduw_raw(p) lduw_p((uint8_t *)(long)(p))
#define ldsw_raw(p) ldsw_p((uint8_t *)(long)(p))
#define ldl_raw(p) ldl_p((uint8_t *)(long)(p))
#define ldq_raw(p) ldq_p((uint8_t *)(long)(p))
#define ldfl_raw(p) ldfl_p((uint8_t *)(long)(p))
#define ldfq_raw(p) ldfq_p((uint8_t *)(long)(p))
#define stb_raw(p, v) stb_p((uint8_t *)(long)(p), v)
#define stw_raw(p, v) stw_p((uint8_t *)(long)(p), v)
#define stl_raw(p, v) stl_p((uint8_t *)(long)(p), v)
#define stq_raw(p, v) stq_p((uint8_t *)(long)(p), v)
#define stfl_raw(p, v) stfl_p((uint8_t *)(long)(p), v)
#define stfq_raw(p, v) stfq_p((uint8_t *)(long)(p), v)
|
|
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
|
#if defined(CONFIG_USER_ONLY)
/* if user mode, no other memory access functions */
#define ldub(p) ldub_raw(p)
#define ldsb(p) ldsb_raw(p)
#define lduw(p) lduw_raw(p)
#define ldsw(p) ldsw_raw(p)
#define ldl(p) ldl_raw(p)
#define ldq(p) ldq_raw(p)
#define ldfl(p) ldfl_raw(p)
#define ldfq(p) ldfq_raw(p)
#define stb(p, v) stb_raw(p, v)
#define stw(p, v) stw_raw(p, v)
#define stl(p, v) stl_raw(p, v)
#define stq(p, v) stq_raw(p, v)
#define stfl(p, v) stfl_raw(p, v)
#define stfq(p, v) stfq_raw(p, v)
#define ldub_code(p) ldub_raw(p)
#define ldsb_code(p) ldsb_raw(p)
#define lduw_code(p) lduw_raw(p)
#define ldsw_code(p) ldsw_raw(p)
#define ldl_code(p) ldl_raw(p)
#define ldub_kernel(p) ldub_raw(p)
#define ldsb_kernel(p) ldsb_raw(p)
#define lduw_kernel(p) lduw_raw(p)
#define ldsw_kernel(p) ldsw_raw(p)
#define ldl_kernel(p) ldl_raw(p)
|
|
545
546
|
#define ldfl_kernel(p) ldfl_raw(p)
#define ldfq_kernel(p) ldfq_raw(p)
|
|
547
548
549
550
|
#define stb_kernel(p, v) stb_raw(p, v)
#define stw_kernel(p, v) stw_raw(p, v)
#define stl_kernel(p, v) stl_raw(p, v)
#define stq_kernel(p, v) stq_raw(p, v)
|
|
551
552
|
#define stfl_kernel(p, v) stfl_raw(p, v)
#define stfq_kernel(p, vt) stfq_raw(p, v)
|
|
553
554
555
|
#endif /* defined(CONFIG_USER_ONLY) */
|
|
556
557
558
559
560
561
|
/* page related stuff */
#define TARGET_PAGE_SIZE (1 << TARGET_PAGE_BITS)
#define TARGET_PAGE_MASK ~(TARGET_PAGE_SIZE - 1)
#define TARGET_PAGE_ALIGN(addr) (((addr) + TARGET_PAGE_SIZE - 1) & TARGET_PAGE_MASK)
|
|
562
563
564
565
|
extern unsigned long qemu_real_host_page_size;
extern unsigned long qemu_host_page_bits;
extern unsigned long qemu_host_page_size;
extern unsigned long qemu_host_page_mask;
|
|
566
|
|
|
567
|
#define HOST_PAGE_ALIGN(addr) (((addr) + qemu_host_page_size - 1) & qemu_host_page_mask)
|
|
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
|
/* same as PROT_xxx */
#define PAGE_READ 0x0001
#define PAGE_WRITE 0x0002
#define PAGE_EXEC 0x0004
#define PAGE_BITS (PAGE_READ | PAGE_WRITE | PAGE_EXEC)
#define PAGE_VALID 0x0008
/* original state of the write flag (used when tracking self-modifying
code */
#define PAGE_WRITE_ORG 0x0010
void page_dump(FILE *f);
int page_get_flags(unsigned long address);
void page_set_flags(unsigned long start, unsigned long end, int flags);
void page_unprotect_range(uint8_t *data, unsigned long data_size);
#define SINGLE_CPU_DEFINES
#ifdef SINGLE_CPU_DEFINES
#if defined(TARGET_I386)
#define CPUState CPUX86State
#define cpu_init cpu_x86_init
#define cpu_exec cpu_x86_exec
#define cpu_gen_code cpu_x86_gen_code
#define cpu_signal_handler cpu_x86_signal_handler
#elif defined(TARGET_ARM)
#define CPUState CPUARMState
#define cpu_init cpu_arm_init
#define cpu_exec cpu_arm_exec
#define cpu_gen_code cpu_arm_gen_code
#define cpu_signal_handler cpu_arm_signal_handler
|
|
603
604
605
606
607
608
609
610
|
#elif defined(TARGET_SPARC)
#define CPUState CPUSPARCState
#define cpu_init cpu_sparc_init
#define cpu_exec cpu_sparc_exec
#define cpu_gen_code cpu_sparc_gen_code
#define cpu_signal_handler cpu_sparc_signal_handler
|
|
611
612
613
614
615
616
617
618
|
#elif defined(TARGET_PPC)
#define CPUState CPUPPCState
#define cpu_init cpu_ppc_init
#define cpu_exec cpu_ppc_exec
#define cpu_gen_code cpu_ppc_gen_code
#define cpu_signal_handler cpu_ppc_signal_handler
|
|
619
620
621
622
623
624
|
#else
#error unsupported target CPU
#endif
|
|
625
626
|
#endif /* SINGLE_CPU_DEFINES */
|
|
627
628
629
630
|
void cpu_dump_state(CPUState *env, FILE *f,
int (*cpu_fprintf)(FILE *f, const char *fmt, ...),
int flags);
|
|
631
|
void cpu_abort(CPUState *env, const char *fmt, ...);
|
|
632
|
extern CPUState *cpu_single_env;
|
|
633
|
extern int code_copy_enabled;
|
|
634
|
|
|
635
636
637
|
#define CPU_INTERRUPT_EXIT 0x01 /* wants exit from main loop */
#define CPU_INTERRUPT_HARD 0x02 /* hardware interrupt pending */
#define CPU_INTERRUPT_EXITTB 0x04 /* exit the current TB (use for x86 a20 case) */
|
|
638
|
#define CPU_INTERRUPT_TIMER 0x08 /* internal timer exception pending */
|
|
639
|
void cpu_interrupt(CPUState *s, int mask);
|
|
640
|
void cpu_reset_interrupt(CPUState *env, int mask);
|
|
641
|
|
|
642
643
|
int cpu_breakpoint_insert(CPUState *env, target_ulong pc);
int cpu_breakpoint_remove(CPUState *env, target_ulong pc);
|
|
644
|
void cpu_single_step(CPUState *env, int enabled);
|
|
645
|
void cpu_reset(CPUState *s);
|
|
646
|
|
|
647
648
649
650
651
|
/* Return the physical page corresponding to a virtual one. Use it
only for debugging because no protection checks are done. Return -1
if no page found. */
target_ulong cpu_get_phys_page_debug(CPUState *env, target_ulong addr);
|
|
652
653
|
#define CPU_LOG_TB_OUT_ASM (1 << 0)
#define CPU_LOG_TB_IN_ASM (1 << 1)
|
|
654
655
656
657
658
|
#define CPU_LOG_TB_OP (1 << 2)
#define CPU_LOG_TB_OP_OPT (1 << 3)
#define CPU_LOG_INT (1 << 4)
#define CPU_LOG_EXEC (1 << 5)
#define CPU_LOG_PCALL (1 << 6)
|
|
659
|
#define CPU_LOG_IOPORT (1 << 7)
|
|
660
|
#define CPU_LOG_TB_CPU (1 << 8)
|
|
661
662
663
664
665
666
667
668
669
670
|
/* define log items */
typedef struct CPULogItem {
int mask;
const char *name;
const char *help;
} CPULogItem;
extern CPULogItem cpu_log_items[];
|
|
671
672
|
void cpu_set_log(int log_flags);
void cpu_set_log_filename(const char *filename);
|
|
673
|
int cpu_str_to_log_mask(const char *str);
|
|
674
|
|
|
675
676
677
678
679
680
681
682
683
684
685
686
687
|
/* IO ports API */
/* NOTE: as these functions may be even used when there is an isa
brige on non x86 targets, we always defined them */
#ifndef NO_CPU_IO_DEFS
void cpu_outb(CPUState *env, int addr, int val);
void cpu_outw(CPUState *env, int addr, int val);
void cpu_outl(CPUState *env, int addr, int val);
int cpu_inb(CPUState *env, int addr);
int cpu_inw(CPUState *env, int addr);
int cpu_inl(CPUState *env, int addr);
#endif
|
|
688
689
|
/* memory API */
|
|
690
691
692
|
extern int phys_ram_size;
extern int phys_ram_fd;
extern uint8_t *phys_ram_base;
|
|
693
|
extern uint8_t *phys_ram_dirty;
|
|
694
695
696
697
698
699
700
701
702
|
/* physical memory access */
#define IO_MEM_NB_ENTRIES 256
#define TLB_INVALID_MASK (1 << 3)
#define IO_MEM_SHIFT 4
#define IO_MEM_RAM (0 << IO_MEM_SHIFT) /* hardcoded offset */
#define IO_MEM_ROM (1 << IO_MEM_SHIFT) /* hardcoded offset */
#define IO_MEM_UNASSIGNED (2 << IO_MEM_SHIFT)
|
|
703
704
|
#define IO_MEM_CODE (3 << IO_MEM_SHIFT) /* used internally, never use directly */
#define IO_MEM_NOTDIRTY (4 << IO_MEM_SHIFT) /* used internally, never use directly */
|
|
705
|
|
|
706
707
|
typedef void CPUWriteMemoryFunc(void *opaque, target_phys_addr_t addr, uint32_t value);
typedef uint32_t CPUReadMemoryFunc(void *opaque, target_phys_addr_t addr);
|
|
708
|
|
|
709
710
711
|
void cpu_register_physical_memory(target_phys_addr_t start_addr,
unsigned long size,
unsigned long phys_offset);
|
|
712
713
|
int cpu_register_io_memory(int io_index,
CPUReadMemoryFunc **mem_read,
|
|
714
715
|
CPUWriteMemoryFunc **mem_write,
void *opaque);
|
|
716
717
|
CPUWriteMemoryFunc **cpu_get_io_memory_write(int io_index);
CPUReadMemoryFunc **cpu_get_io_memory_read(int io_index);
|
|
718
|
|
|
719
|
void cpu_physical_memory_rw(target_phys_addr_t addr, uint8_t *buf,
|
|
720
|
int len, int is_write);
|
|
721
722
|
static inline void cpu_physical_memory_read(target_phys_addr_t addr,
uint8_t *buf, int len)
|
|
723
724
725
|
{
cpu_physical_memory_rw(addr, buf, len, 0);
}
|
|
726
727
|
static inline void cpu_physical_memory_write(target_phys_addr_t addr,
const uint8_t *buf, int len)
|
|
728
729
730
|
{
cpu_physical_memory_rw(addr, (uint8_t *)buf, len, 1);
}
|
|
731
732
733
|
uint32_t ldl_phys(target_phys_addr_t addr);
void stl_phys_notdirty(target_phys_addr_t addr, uint32_t val);
void stl_phys(target_phys_addr_t addr, uint32_t val);
|
|
734
735
736
|
int cpu_memory_rw_debug(CPUState *env, target_ulong addr,
uint8_t *buf, int len, int is_write);
|
|
737
|
|
|
738
739
|
#define VGA_DIRTY_FLAG 0x01
|
|
740
741
742
|
/* read dirty bit (return 0 or 1) */
static inline int cpu_physical_memory_is_dirty(target_ulong addr)
{
|
|
743
744
745
746
747
748
749
|
return phys_ram_dirty[addr >> TARGET_PAGE_BITS] == 0xff;
}
static inline int cpu_physical_memory_get_dirty(target_ulong addr,
int dirty_flags)
{
return phys_ram_dirty[addr >> TARGET_PAGE_BITS] & dirty_flags;
|
|
750
751
752
753
|
}
static inline void cpu_physical_memory_set_dirty(target_ulong addr)
{
|
|
754
|
phys_ram_dirty[addr >> TARGET_PAGE_BITS] = 0xff;
|
|
755
756
|
}
|
|
757
758
|
void cpu_physical_memory_reset_dirty(target_ulong start, target_ulong end,
int dirty_flags);
|
|
759
|
|
|
760
761
762
|
void dump_exec_info(FILE *f,
int (*cpu_fprintf)(FILE *f, const char *fmt, ...));
|
|
763
|
#endif /* CPU_ALL_H */
|