1
2
3
4
/*
* QEMU PCI bus manager
*
* Copyright ( c ) 2004 Fabrice Bellard
ths
authored
18 years ago
5
*
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
* Permission is hereby granted , free of charge , to any person obtaining a copy
* of this software and associated documentation files ( the "Software" ), to deal
* in the Software without restriction , including without limitation the rights
* to use , copy , modify , merge , publish , distribute , sublicense , and / or sell
* copies of the Software , and to permit persons to whom the Software is
* furnished to do so , subject to the following conditions :
*
* The above copyright notice and this permission notice shall be included in
* all copies or substantial portions of the Software .
*
* THE SOFTWARE IS PROVIDED "AS IS" , WITHOUT WARRANTY OF ANY KIND , EXPRESS OR
* IMPLIED , INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY ,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT . IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM , DAMAGES OR OTHER
* LIABILITY , WHETHER IN AN ACTION OF CONTRACT , TORT OR OTHERWISE , ARISING FROM ,
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
* THE SOFTWARE .
*/
24
25
# include "hw.h"
# include "pci.h"
26
# include "monitor.h"
27
# include "net.h"
28
# include "virtio-net.h"
29
# include "sysemu.h"
30
31
32
// # define DEBUG_PCI
33
34
35
struct PCIBus {
int bus_num ;
int devfn_min ;
36
pci_set_irq_fn set_irq ;
37
pci_map_irq_fn map_irq ;
38
uint32_t config_reg ; /* XXX: suppress */
39
40
/* low level pic */
SetIRQFunc * low_set_irq ;
41
qemu_irq * irq_opaque ;
42
PCIDevice * devices [ 256 ];
43
44
PCIDevice * parent_dev ;
PCIBus * next ;
45
46
/* The bus IRQ state is the logical OR of the connected devices .
Keep a count of the number of devices with raised IRQs . */
47
int nirq ;
48
int irq_count [];
49
};
50
51
static void pci_update_mappings ( PCIDevice * d );
52
static void pci_set_irq ( void * opaque , int irq_num , int level );
53
54
target_phys_addr_t pci_mem_base ;
55
56
static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET ;
static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU ;
57
static int pci_irq_index ;
58
59
static PCIBus * first_bus ;
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
static void pcibus_save ( QEMUFile * f , void * opaque )
{
PCIBus * bus = ( PCIBus * ) opaque ;
int i ;
qemu_put_be32 ( f , bus -> nirq );
for ( i = 0 ; i < bus -> nirq ; i ++ )
qemu_put_be32 ( f , bus -> irq_count [ i ]);
}
static int pcibus_load ( QEMUFile * f , void * opaque , int version_id )
{
PCIBus * bus = ( PCIBus * ) opaque ;
int i , nirq ;
if ( version_id != 1 )
return - EINVAL ;
nirq = qemu_get_be32 ( f );
if ( bus -> nirq != nirq ) {
fprintf ( stderr , "pcibus_load: nirq mismatch: src=%d dst=%d \n " ,
nirq , bus -> nirq );
return - EINVAL ;
}
for ( i = 0 ; i < nirq ; i ++ )
bus -> irq_count [ i ] = qemu_get_be32 ( f );
return 0 ;
}
91
PCIBus * pci_register_bus ( pci_set_irq_fn set_irq , pci_map_irq_fn map_irq ,
92
qemu_irq * pic , int devfn_min , int nirq )
93
94
{
PCIBus * bus ;
95
96
static int nbus = 0 ;
97
bus = qemu_mallocz ( sizeof ( PCIBus ) + ( nirq * sizeof ( int )));
98
bus -> set_irq = set_irq ;
99
bus -> map_irq = map_irq ;
100
101
bus -> irq_opaque = pic ;
bus -> devfn_min = devfn_min ;
102
bus -> nirq = nirq ;
103
first_bus = bus ;
104
register_savevm ( "PCIBUS" , nbus ++ , 1 , pcibus_save , pcibus_load , bus );
105
106
return bus ;
}
107
108
static PCIBus * pci_register_secondary_bus ( PCIDevice * dev , pci_map_irq_fn map_irq )
109
110
111
112
113
114
115
116
117
118
{
PCIBus * bus ;
bus = qemu_mallocz ( sizeof ( PCIBus ));
bus -> map_irq = map_irq ;
bus -> parent_dev = dev ;
bus -> next = dev -> bus -> next ;
dev -> bus -> next = bus ;
return bus ;
}
119
120
121
122
123
int pci_bus_num ( PCIBus * s )
{
return s -> bus_num ;
}
124
void pci_device_save ( PCIDevice * s , QEMUFile * f )
125
{
126
127
128
int i ;
qemu_put_be32 ( f , 2 ); /* PCI device version */
129
qemu_put_buffer ( f , s -> config , 256 );
130
131
for ( i = 0 ; i < 4 ; i ++ )
qemu_put_be32 ( f , s -> irq_state [ i ]);
132
133
}
134
int pci_device_load ( PCIDevice * s , QEMUFile * f )
135
{
136
uint32_t version_id ;
137
138
int i ;
139
version_id = qemu_get_be32 ( f );
140
if ( version_id > 2 )
141
142
return - EINVAL ;
qemu_get_buffer ( f , s -> config , 256 );
143
pci_update_mappings ( s );
144
145
146
147
148
if ( version_id >= 2 )
for ( i = 0 ; i < 4 ; i ++ )
s -> irq_state [ i ] = qemu_get_be32 ( f );
149
150
151
return 0 ;
}
152
153
154
155
156
157
158
159
160
161
static int pci_set_default_subsystem_id ( PCIDevice * pci_dev )
{
uint16_t * id ;
id = ( void * )( & pci_dev -> config [ PCI_SUBVENDOR_ID ]);
id [ 0 ] = cpu_to_le16 ( pci_default_sub_vendor_id );
id [ 1 ] = cpu_to_le16 ( pci_default_sub_device_id );
return 0 ;
}
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
/*
* Parse [[ < domain >: ] < bus >: ] < slot > , return - 1 on error
*/
static int pci_parse_devaddr ( const char * addr , int * domp , int * busp , unsigned * slotp )
{
const char * p ;
char * e ;
unsigned long val ;
unsigned long dom = 0 , bus = 0 ;
unsigned slot = 0 ;
p = addr ;
val = strtoul ( p , & e , 16 );
if ( e == p )
return - 1 ;
if ( * e == ':' ) {
bus = val ;
p = e + 1 ;
val = strtoul ( p , & e , 16 );
if ( e == p )
return - 1 ;
if ( * e == ':' ) {
dom = bus ;
bus = val ;
p = e + 1 ;
val = strtoul ( p , & e , 16 );
if ( e == p )
return - 1 ;
}
}
if ( dom > 0xffff || bus > 0xff || val > 0x1f )
return - 1 ;
slot = val ;
if ( * e )
return - 1 ;
/* Note: QEMU doesn't implement domains other than 0 */
if ( dom != 0 || pci_find_bus ( bus ) == NULL )
return - 1 ;
* domp = dom ;
* busp = bus ;
* slotp = slot ;
return 0 ;
}
int pci_read_devaddr ( const char * addr , int * domp , int * busp , unsigned * slotp )
{
char devaddr [ 32 ];
if ( ! get_param_value ( devaddr , sizeof ( devaddr ), "pci_addr" , addr ))
return - 1 ;
return pci_parse_devaddr ( devaddr , domp , busp , slotp );
}
int pci_assign_devaddr ( const char * addr , int * domp , int * busp , unsigned * slotp )
{
char devaddr [ 32 ];
if ( ! get_param_value ( devaddr , sizeof ( devaddr ), "pci_addr" , addr ))
return - 1 ;
if ( ! strcmp ( devaddr , "auto" )) {
* domp = * busp = 0 ;
* slotp = - 1 ;
/* want to support dom/bus auto-assign at some point */
return 0 ;
}
return pci_parse_devaddr ( devaddr , domp , busp , slotp );
}
238
/* -1 for devfn means auto assign */
ths
authored
18 years ago
239
PCIDevice * pci_register_device ( PCIBus * bus , const char * name ,
240
int instance_size , int devfn ,
ths
authored
18 years ago
241
PCIConfigReadFunc * config_read ,
242
243
PCIConfigWriteFunc * config_write )
{
244
PCIDevice * pci_dev ;
245
246
247
if ( pci_irq_index >= PCI_DEVICES_MAX )
return NULL ;
ths
authored
18 years ago
248
249
if ( devfn < 0 ) {
250
251
for ( devfn = bus -> devfn_min ; devfn < 256 ; devfn += 8 ) {
if ( ! bus -> devices [ devfn ])
252
253
254
255
256
257
goto found ;
}
return NULL ;
found : ;
}
pci_dev = qemu_mallocz ( instance_size );
258
pci_dev -> bus = bus ;
259
260
pci_dev -> devfn = devfn ;
pstrcpy ( pci_dev -> name , sizeof ( pci_dev -> name ), name );
261
memset ( pci_dev -> irq_state , 0 , sizeof ( pci_dev -> irq_state ));
262
pci_set_default_subsystem_id ( pci_dev );
263
264
265
266
267
if ( ! config_read )
config_read = pci_default_read_config ;
if ( ! config_write )
config_write = pci_default_write_config ;
268
269
pci_dev -> config_read = config_read ;
pci_dev -> config_write = config_write ;
270
pci_dev -> irq_index = pci_irq_index ++ ;
271
bus -> devices [ devfn ] = pci_dev ;
272
pci_dev -> irq = qemu_allocate_irqs ( pci_set_irq , pci_dev , 4 );
273
274
275
return pci_dev ;
}
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
static target_phys_addr_t pci_to_cpu_addr ( target_phys_addr_t addr )
{
return addr + pci_mem_base ;
}
static void pci_unregister_io_regions ( PCIDevice * pci_dev )
{
PCIIORegion * r ;
int i ;
for ( i = 0 ; i < PCI_NUM_REGIONS ; i ++ ) {
r = & pci_dev -> io_regions [ i ];
if ( ! r -> size || r -> addr == - 1 )
continue ;
if ( r -> type == PCI_ADDRESS_SPACE_IO ) {
isa_unassign_ioport ( r -> addr , r -> size );
} else {
cpu_register_physical_memory ( pci_to_cpu_addr ( r -> addr ),
r -> size ,
IO_MEM_UNASSIGNED );
}
}
}
int pci_unregister_device ( PCIDevice * pci_dev )
{
int ret = 0 ;
if ( pci_dev -> unregister )
ret = pci_dev -> unregister ( pci_dev );
if ( ret )
return ret ;
pci_unregister_io_regions ( pci_dev );
qemu_free_irqs ( pci_dev -> irq );
pci_irq_index -- ;
pci_dev -> bus -> devices [ pci_dev -> devfn ] = NULL ;
qemu_free ( pci_dev );
return 0 ;
}
ths
authored
18 years ago
318
319
void pci_register_io_region ( PCIDevice * pci_dev , int region_num ,
uint32_t size , int type ,
320
321
322
PCIMapIORegionFunc * map_func )
{
PCIIORegion * r ;
323
uint32_t addr ;
324
325
if (( unsigned int ) region_num >= PCI_NUM_REGIONS )
326
return ;
327
328
329
330
331
332
333
if ( size & ( size - 1 )) {
fprintf ( stderr , "ERROR: PCI region size must be pow2 "
"type=0x%x, size=0x%x \n " , type , size );
exit ( 1 );
}
334
335
336
337
338
r = & pci_dev -> io_regions [ region_num ];
r -> addr = - 1 ;
r -> size = size ;
r -> type = type ;
r -> map_func = map_func ;
339
340
341
342
343
344
if ( region_num == PCI_ROM_SLOT ) {
addr = 0x30 ;
} else {
addr = 0x10 + region_num * 4 ;
}
* ( uint32_t * )( pci_dev -> config + addr ) = cpu_to_le32 ( type );
345
346
}
347
348
349
350
static void pci_update_mappings ( PCIDevice * d )
{
PCIIORegion * r ;
int cmd , i ;
351
uint32_t last_addr , new_addr , config_ofs ;
ths
authored
18 years ago
352
353
cmd = le16_to_cpu ( * ( uint16_t * )( d -> config + PCI_COMMAND ));
354
for ( i = 0 ; i < PCI_NUM_REGIONS ; i ++ ) {
355
r = & d -> io_regions [ i ];
356
357
358
359
360
if ( i == PCI_ROM_SLOT ) {
config_ofs = 0x30 ;
} else {
config_ofs = 0x10 + i * 4 ;
}
361
362
363
if ( r -> size != 0 ) {
if ( r -> type & PCI_ADDRESS_SPACE_IO ) {
if ( cmd & PCI_COMMAND_IO ) {
ths
authored
18 years ago
364
new_addr = le32_to_cpu ( * ( uint32_t * )( d -> config +
365
config_ofs ));
366
367
368
369
370
371
372
373
374
375
376
377
new_addr = new_addr & ~ ( r -> size - 1 );
last_addr = new_addr + r -> size - 1 ;
/* NOTE: we have only 64K ioports on PC */
if ( last_addr <= new_addr || new_addr == 0 ||
last_addr >= 0x10000 ) {
new_addr = - 1 ;
}
} else {
new_addr = - 1 ;
}
} else {
if ( cmd & PCI_COMMAND_MEMORY ) {
ths
authored
18 years ago
378
new_addr = le32_to_cpu ( * ( uint32_t * )( d -> config +
379
380
381
382
config_ofs ));
/* the ROM slot has a specific enable bit */
if ( i == PCI_ROM_SLOT && ! ( new_addr & 1 ))
goto no_mem_map ;
383
384
385
386
387
388
389
390
391
392
393
new_addr = new_addr & ~ ( r -> size - 1 );
last_addr = new_addr + r -> size - 1 ;
/* NOTE: we do not support wrapping */
/* XXX : as we cannot support really dynamic
mappings , we handle specific values as invalid
mappings . */
if ( last_addr <= new_addr || new_addr == 0 ||
last_addr == - 1 ) {
new_addr = - 1 ;
}
} else {
394
no_mem_map :
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
new_addr = - 1 ;
}
}
/* now do the real mapping */
if ( new_addr != r -> addr ) {
if ( r -> addr != - 1 ) {
if ( r -> type & PCI_ADDRESS_SPACE_IO ) {
int class ;
/* NOTE : specific hack for IDE in PC case :
only one byte must be mapped . */
class = d -> config [ 0x0a ] | ( d -> config [ 0x0b ] << 8 );
if ( class == 0x0101 && r -> size == 4 ) {
isa_unassign_ioport ( r -> addr + 2 , 1 );
} else {
isa_unassign_ioport ( r -> addr , r -> size );
}
} else {
412
cpu_register_physical_memory ( pci_to_cpu_addr ( r -> addr ),
ths
authored
18 years ago
413
r -> size ,
414
IO_MEM_UNASSIGNED );
415
qemu_unregister_coalesced_mmio ( r -> addr , r -> size );
416
417
418
419
420
421
422
423
424
425
426
}
}
r -> addr = new_addr ;
if ( r -> addr != - 1 ) {
r -> map_func ( d , i , r -> addr , r -> size , r -> type );
}
}
}
}
}
ths
authored
18 years ago
427
uint32_t pci_default_read_config ( PCIDevice * d ,
428
uint32_t address , int len )
429
{
430
uint32_t val ;
ths
authored
18 years ago
431
432
433
434
switch ( len ) {
default :
case 4 :
ths
authored
18 years ago
435
436
437
438
439
440
441
442
443
444
445
446
447
if ( address <= 0xfc ) {
val = le32_to_cpu ( * ( uint32_t * )( d -> config + address ));
break ;
}
/* fall through */
case 2 :
if ( address <= 0xfe ) {
val = le16_to_cpu ( * ( uint16_t * )( d -> config + address ));
break ;
}
/* fall through */
case 1 :
val = d -> config [ address ];
448
449
450
451
452
break ;
}
return val ;
}
ths
authored
18 years ago
453
void pci_default_write_config ( PCIDevice * d ,
454
455
456
uint32_t address , uint32_t val , int len )
{
int can_write , i ;
457
uint32_t end , addr ;
458
ths
authored
18 years ago
459
if ( len == 4 && (( address >= 0x10 && address < 0x10 + 4 * 6 ) ||
460
( address >= 0x30 && address < 0x34 ))) {
461
462
463
PCIIORegion * r ;
int reg ;
464
465
466
467
468
if ( address >= 0x30 ) {
reg = PCI_ROM_SLOT ;
} else {
reg = ( address - 0x10 ) >> 2 ;
}
469
470
471
472
r = & d -> io_regions [ reg ];
if ( r -> size == 0 )
goto default_config ;
/* compute the stored value */
473
474
475
476
477
478
479
480
if ( reg == PCI_ROM_SLOT ) {
/* keep ROM enable bit */
val &= ( ~ ( r -> size - 1 )) | 1 ;
} else {
val &= ~ ( r -> size - 1 );
val |= r -> type ;
}
* ( uint32_t * )( d -> config + address ) = cpu_to_le32 ( val );
481
pci_update_mappings ( d );
482
return ;
483
484
485
}
default_config :
/* not efficient, but simple */
486
addr = address ;
487
488
for ( i = 0 ; i < len ; i ++ ) {
/* default read/write accesses */
489
switch ( d -> config [ 0x0e ]) {
490
case 0x00 :
491
492
493
494
495
496
497
498
499
500
501
502
case 0x80 :
switch ( addr ) {
case 0x00 :
case 0x01 :
case 0x02 :
case 0x03 :
case 0x08 :
case 0x09 :
case 0x0a :
case 0x0b :
case 0x0e :
case 0x10 ... 0x27 : /* base */
503
case 0x2c ... 0x2f : /* read-only subsystem ID & vendor ID */
504
505
506
507
508
509
510
511
case 0x30 ... 0x33 : /* rom */
case 0x3d :
can_write = 0 ;
break ;
default :
can_write = 1 ;
break ;
}
512
513
break ;
default :
514
515
516
517
518
519
520
521
522
523
524
case 0x01 :
switch ( addr ) {
case 0x00 :
case 0x01 :
case 0x02 :
case 0x03 :
case 0x08 :
case 0x09 :
case 0x0a :
case 0x0b :
case 0x0e :
525
case 0x2c ... 0x2f : /* read-only subsystem ID & vendor ID */
526
527
528
529
530
531
532
533
case 0x38 ... 0x3b : /* rom */
case 0x3d :
can_write = 0 ;
break ;
default :
can_write = 1 ;
break ;
}
534
535
536
break ;
}
if ( can_write ) {
537
538
/* Mask out writes to reserved bits in registers */
switch ( addr ) {
539
540
541
case 0x05 :
val &= ~ PCI_COMMAND_RESERVED_MASK_HI ;
break ;
542
543
544
545
546
547
548
case 0x06 :
val &= ~ PCI_STATUS_RESERVED_MASK_LO ;
break ;
case 0x07 :
val &= ~ PCI_STATUS_RESERVED_MASK_HI ;
break ;
}
549
d -> config [ addr ] = val ;
550
}
ths
authored
18 years ago
551
552
if ( ++ addr > 0xff )
break ;
553
554
555
556
557
558
559
val >>= 8 ;
}
end = address + len ;
if ( end > PCI_COMMAND && address < ( PCI_COMMAND + 2 )) {
/* if the command register is modified, we must modify the mappings */
pci_update_mappings ( d );
560
561
562
}
}
563
void pci_data_write ( void * opaque , uint32_t addr , uint32_t val , int len )
564
{
565
566
567
PCIBus * s = opaque ;
PCIDevice * pci_dev ;
int config_addr , bus_num ;
ths
authored
18 years ago
568
569
570
# if defined ( DEBUG_PCI ) && 0
printf ( "pci_data_write: addr=%08x val=%08x len=%d \n " ,
571
addr , val , len );
572
# endif
573
bus_num = ( addr >> 16 ) & 0xff ;
574
575
576
while ( s && s -> bus_num != bus_num )
s = s -> next ;
if ( ! s )
577
return ;
578
pci_dev = s -> devices [( addr >> 8 ) & 0xff ];
579
580
if ( ! pci_dev )
return ;
581
config_addr = addr & 0xff ;
582
583
584
585
# if defined ( DEBUG_PCI )
printf ( "pci_config_write: %s: addr=%02x val=%08x len=%d \n " ,
pci_dev -> name , config_addr , val , len );
# endif
586
pci_dev -> config_write ( pci_dev , config_addr , val , len );
587
588
}
589
uint32_t pci_data_read ( void * opaque , uint32_t addr , int len )
590
{
591
592
593
PCIBus * s = opaque ;
PCIDevice * pci_dev ;
int config_addr , bus_num ;
594
595
uint32_t val ;
596
bus_num = ( addr >> 16 ) & 0xff ;
597
598
599
while ( s && s -> bus_num != bus_num )
s = s -> next ;
if ( ! s )
600
goto fail ;
601
pci_dev = s -> devices [( addr >> 8 ) & 0xff ];
602
603
if ( ! pci_dev ) {
fail :
604
605
606
607
608
609
610
611
612
613
614
615
switch ( len ) {
case 1 :
val = 0xff ;
break ;
case 2 :
val = 0xffff ;
break ;
default :
case 4 :
val = 0xffffffff ;
break ;
}
616
617
goto the_end ;
}
618
config_addr = addr & 0xff ;
619
620
621
622
623
624
625
626
val = pci_dev -> config_read ( pci_dev , config_addr , len );
# if defined ( DEBUG_PCI )
printf ( "pci_config_read: %s: addr=%02x val=%08x len=%d \n " ,
pci_dev -> name , config_addr , val , len );
# endif
the_end :
# if defined ( DEBUG_PCI ) && 0
printf ( "pci_data_read: addr=%08x val=%08x len=%d \n " ,
627
addr , val , len );
628
629
630
631
# endif
return val ;
}
632
633
/***********************************************************/
/* generic PCI irq support */
634
635
/* 0 <= irq_num <= 3. level must be 0 or 1 */
636
static void pci_set_irq ( void * opaque , int irq_num , int level )
637
{
638
PCIDevice * pci_dev = ( PCIDevice * ) opaque ;
639
640
PCIBus * bus ;
int change ;
ths
authored
18 years ago
641
642
643
644
change = level - pci_dev -> irq_state [ irq_num ];
if ( ! change )
return ;
645
646
pci_dev -> irq_state [ irq_num ] = level ;
647
648
for (;;) {
bus = pci_dev -> bus ;
649
irq_num = bus -> map_irq ( pci_dev , irq_num );
650
651
if ( bus -> set_irq )
break ;
652
653
654
pci_dev = bus -> parent_dev ;
}
bus -> irq_count [ irq_num ] += change ;
655
bus -> set_irq ( bus -> irq_opaque , irq_num , bus -> irq_count [ irq_num ] != 0 );
656
657
}
658
659
/***********************************************************/
/* monitor info on PCI */
660
661
662
663
664
665
typedef struct {
uint16_t class ;
const char * desc ;
} pci_class_desc ;
666
static const pci_class_desc pci_class_descriptions [] =
667
{
668
{ 0x0100 , "SCSI controller" },
669
{ 0x0101 , "IDE controller" },
ths
authored
18 years ago
670
671
672
673
674
675
{ 0x0102 , "Floppy controller" },
{ 0x0103 , "IPI controller" },
{ 0x0104 , "RAID controller" },
{ 0x0106 , "SATA controller" },
{ 0x0107 , "SAS controller" },
{ 0x0180 , "Storage controller" },
676
{ 0x0200 , "Ethernet controller" },
ths
authored
18 years ago
677
678
679
680
{ 0x0201 , "Token Ring controller" },
{ 0x0202 , "FDDI controller" },
{ 0x0203 , "ATM controller" },
{ 0x0280 , "Network controller" },
681
{ 0x0300 , "VGA controller" },
ths
authored
18 years ago
682
683
684
685
686
687
688
689
690
691
{ 0x0301 , "XGA controller" },
{ 0x0302 , "3D controller" },
{ 0x0380 , "Display controller" },
{ 0x0400 , "Video controller" },
{ 0x0401 , "Audio controller" },
{ 0x0402 , "Phone" },
{ 0x0480 , "Multimedia controller" },
{ 0x0500 , "RAM controller" },
{ 0x0501 , "Flash controller" },
{ 0x0580 , "Memory controller" },
692
693
{ 0x0600 , "Host bridge" },
{ 0x0601 , "ISA bridge" },
ths
authored
18 years ago
694
695
{ 0x0602 , "EISA bridge" },
{ 0x0603 , "MC bridge" },
696
{ 0x0604 , "PCI bridge" },
ths
authored
18 years ago
697
698
699
700
701
{ 0x0605 , "PCMCIA bridge" },
{ 0x0606 , "NUBUS bridge" },
{ 0x0607 , "CARDBUS bridge" },
{ 0x0608 , "RACEWAY bridge" },
{ 0x0680 , "Bridge" },
702
703
704
705
{ 0x0c03 , "USB controller" },
{ 0 , NULL }
};
706
static void pci_info_device ( PCIDevice * d )
707
{
708
Monitor * mon = cur_mon ;
709
710
int i , class ;
PCIIORegion * r ;
711
const pci_class_desc * desc ;
712
713
714
monitor_printf ( mon , " Bus %2d, device %3d, function %d: \n " ,
d -> bus -> bus_num , d -> devfn >> 3 , d -> devfn & 7 );
715
class = le16_to_cpu ( * (( uint16_t * )( d -> config + PCI_CLASS_DEVICE )));
716
monitor_printf ( mon , " " );
717
718
719
720
desc = pci_class_descriptions ;
while ( desc -> desc && class != desc -> class )
desc ++ ;
if ( desc -> desc ) {
721
monitor_printf ( mon , "%s" , desc -> desc );
722
} else {
723
monitor_printf ( mon , "Class %04x" , class );
724
}
725
monitor_printf ( mon , ": PCI device %04x:%04x \n " ,
726
727
le16_to_cpu ( * (( uint16_t * )( d -> config + PCI_VENDOR_ID ))),
le16_to_cpu ( * (( uint16_t * )( d -> config + PCI_DEVICE_ID ))));
728
729
if ( d -> config [ PCI_INTERRUPT_PIN ] != 0 ) {
730
731
monitor_printf ( mon , " IRQ %d. \n " ,
d -> config [ PCI_INTERRUPT_LINE ]);
732
}
733
if ( class == 0x0604 ) {
734
monitor_printf ( mon , " BUS %d. \n " , d -> config [ 0x19 ]);
735
}
736
737
738
for ( i = 0 ; i < PCI_NUM_REGIONS ; i ++ ) {
r = & d -> io_regions [ i ];
if ( r -> size != 0 ) {
739
monitor_printf ( mon , " BAR%d: " , i );
740
if ( r -> type & PCI_ADDRESS_SPACE_IO ) {
741
742
monitor_printf ( mon , "I/O at 0x%04x [0x%04x]. \n " ,
r -> addr , r -> addr + r -> size - 1 );
743
} else {
744
745
monitor_printf ( mon , "32 bit memory at 0x%08x [0x%08x]. \n " ,
r -> addr , r -> addr + r -> size - 1 );
746
747
}
}
748
}
749
750
751
if ( class == 0x0604 && d -> config [ 0x19 ] != 0 ) {
pci_for_each_device ( d -> config [ 0x19 ], pci_info_device );
}
752
753
}
754
void pci_for_each_device ( int bus_num , void ( * fn )( PCIDevice * d ))
755
{
756
PCIBus * bus = first_bus ;
757
PCIDevice * d ;
758
int devfn ;
ths
authored
18 years ago
759
760
761
while ( bus && bus -> bus_num != bus_num )
bus = bus -> next ;
762
763
764
765
766
767
if ( bus ) {
for ( devfn = 0 ; devfn < 256 ; devfn ++ ) {
d = bus -> devices [ devfn ];
if ( d )
fn ( d );
}
768
769
770
}
}
771
void pci_info ( Monitor * mon )
772
{
773
pci_for_each_device ( 0 , pci_info_device );
774
}
775
776
777
778
779
780
781
782
783
784
785
786
787
static const char * const pci_nic_models [] = {
"ne2k_pci" ,
"i82551" ,
"i82557b" ,
"i82559er" ,
"rtl8139" ,
"e1000" ,
"pcnet" ,
"virtio" ,
NULL
};
788
typedef PCIDevice * ( * PCINICInitFn )( PCIBus * , NICInfo * , int );
789
790
791
792
793
794
795
796
797
798
799
800
801
static PCINICInitFn pci_nic_init_fns [] = {
pci_ne2000_init ,
pci_i82551_init ,
pci_i82557b_init ,
pci_i82559er_init ,
pci_rtl8139_init ,
pci_e1000_init ,
pci_pcnet_init ,
virtio_net_init ,
NULL
};
802
/* Initialize a PCI NIC. */
803
PCIDevice * pci_nic_init ( PCIBus * bus , NICInfo * nd , int devfn ,
804
const char * default_model )
805
{
806
PCIDevice * pci_dev ;
807
808
809
810
811
int i ;
qemu_check_nic_model_list ( nd , pci_nic_models , default_model );
for ( i = 0 ; pci_nic_models [ i ]; i ++ )
812
813
814
815
816
817
818
819
if ( strcmp ( nd -> model , pci_nic_models [ i ]) == 0 ) {
pci_dev = pci_nic_init_fns [ i ]( bus , nd , devfn );
if ( pci_dev )
nd -> private = pci_dev ;
return pci_dev ;
}
return NULL ;
820
821
}
822
823
824
825
826
typedef struct {
PCIDevice dev ;
PCIBus * bus ;
} PCIBridge ;
827
static void pci_bridge_write_config ( PCIDevice * d ,
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
uint32_t address , uint32_t val , int len )
{
PCIBridge * s = ( PCIBridge * ) d ;
if ( address == 0x19 || ( address == 0x18 && len > 1 )) {
if ( address == 0x19 )
s -> bus -> bus_num = val & 0xff ;
else
s -> bus -> bus_num = ( val >> 8 ) & 0xff ;
# if defined ( DEBUG_PCI )
printf ( "pci-bridge: %s: Assigned bus %d \n " , d -> name , s -> bus -> bus_num );
# endif
}
pci_default_write_config ( d , address , val , len );
}
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
PCIBus * pci_find_bus ( int bus_num )
{
PCIBus * bus = first_bus ;
while ( bus && bus -> bus_num != bus_num )
bus = bus -> next ;
return bus ;
}
PCIDevice * pci_find_device ( int bus_num , int slot , int function )
{
PCIBus * bus = pci_find_bus ( bus_num );
if ( ! bus )
return NULL ;
return bus -> devices [ PCI_DEVFN ( slot , function )];
}
864
PCIBus * pci_bridge_init ( PCIBus * bus , int devfn , uint16_t vid , uint16_t did ,
865
866
867
pci_map_irq_fn map_irq , const char * name )
{
PCIBridge * s ;
ths
authored
18 years ago
868
s = ( PCIBridge * ) pci_register_device ( bus , name , sizeof ( PCIBridge ),
869
devfn , NULL , pci_bridge_write_config );
870
871
872
873
pci_config_set_vendor_id ( s -> dev . config , vid );
pci_config_set_device_id ( s -> dev . config , did );
874
875
876
877
878
879
s -> dev . config [ 0x04 ] = 0x06 ; // command = bus master , pci mem
s -> dev . config [ 0x05 ] = 0x00 ;
s -> dev . config [ 0x06 ] = 0xa0 ; // status = fast back - to - back , 66 MHz , no error
s -> dev . config [ 0x07 ] = 0x00 ; // status = fast devsel
s -> dev . config [ 0x08 ] = 0x00 ; // revision
s -> dev . config [ 0x09 ] = 0x00 ; // programming i / f
880
pci_config_set_class ( s -> dev . config , PCI_CLASS_BRIDGE_PCI );
881
882
883
884
885
886
887
s -> dev . config [ 0x0D ] = 0x10 ; // latency_timer
s -> dev . config [ 0x0E ] = 0x81 ; // header_type
s -> dev . config [ 0x1E ] = 0xa0 ; // secondary status
s -> bus = pci_register_secondary_bus ( & s -> dev , map_irq );
return s -> bus ;
}