1
2
/*
* APIC support
ths
authored
18 years ago
3
*
4
5
6
7
8
9
10
11
12
13
14
15
16
17
* Copyright ( c ) 2004 - 2005 Fabrice Bellard
*
* This library is free software ; you can redistribute it and / or
* modify it under the terms of the GNU Lesser General Public
* License as published by the Free Software Foundation ; either
* version 2 of the License , or ( at your option ) any later version .
*
* This library is distributed in the hope that it will be useful ,
* but WITHOUT ANY WARRANTY ; without even the implied warranty of
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE . See the GNU
* Lesser General Public License for more details .
*
* You should have received a copy of the GNU Lesser General Public
* License along with this library ; if not , write to the Free Software
18
* Foundation , Inc ., 51 Franklin Street , Fifth Floor , Boston MA 02110 - 1301 USA
19
*/
20
21
22
# include "hw.h"
# include "pc.h"
# include "qemu-timer.h"
23
# include "host-utils.h"
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
// # define DEBUG_APIC
/* APIC Local Vector Table */
# define APIC_LVT_TIMER 0
# define APIC_LVT_THERMAL 1
# define APIC_LVT_PERFORM 2
# define APIC_LVT_LINT0 3
# define APIC_LVT_LINT1 4
# define APIC_LVT_ERROR 5
# define APIC_LVT_NB 6
/* APIC delivery modes */
# define APIC_DM_FIXED 0
# define APIC_DM_LOWPRI 1
# define APIC_DM_SMI 2
# define APIC_DM_NMI 4
# define APIC_DM_INIT 5
# define APIC_DM_SIPI 6
# define APIC_DM_EXTINT 7
45
46
47
48
/* APIC destination mode */
# define APIC_DESTMODE_FLAT 0xf
# define APIC_DESTMODE_CLUSTER 1
49
50
51
52
53
54
55
56
57
58
59
60
61
62
# define APIC_TRIGGER_EDGE 0
# define APIC_TRIGGER_LEVEL 1
# define APIC_LVT_TIMER_PERIODIC ( 1 << 17 )
# define APIC_LVT_MASKED ( 1 << 16 )
# define APIC_LVT_LEVEL_TRIGGER ( 1 << 15 )
# define APIC_LVT_REMOTE_IRR ( 1 << 14 )
# define APIC_INPUT_POLARITY ( 1 << 13 )
# define APIC_SEND_PENDING ( 1 << 12 )
# define ESR_ILLEGAL_ADDRESS ( 1 << 7 )
# define APIC_SV_ENABLE ( 1 << 8 )
63
64
65
# define MAX_APICS 255
# define MAX_APIC_WORDS 8
66
67
68
69
typedef struct APICState {
CPUState * cpu_env ;
uint32_t apicbase ;
uint8_t id ;
70
uint8_t arb_id ;
71
72
uint8_t tpr ;
uint32_t spurious_vec ;
73
74
uint8_t log_dest ;
uint8_t dest_mode ;
75
76
77
78
79
80
81
82
83
84
85
uint32_t isr [ 8 ]; /* in service register */
uint32_t tmr [ 8 ]; /* trigger mode register */
uint32_t irr [ 8 ]; /* interrupt request register */
uint32_t lvt [ APIC_LVT_NB ];
uint32_t esr ; /* error register */
uint32_t icr [ 2 ];
uint32_t divide_conf ;
int count_shift ;
uint32_t initial_count ;
int64_t initial_count_load_time , next_time ;
86
uint32_t idx ;
87
88
89
90
QEMUTimer * timer ;
} APICState ;
static int apic_io_memory ;
91
static APICState * local_apics [ MAX_APICS + 1 ];
92
static int last_apic_idx = 0 ;
93
94
static int apic_irq_delivered ;
95
96
97
98
static void apic_init_ipi ( APICState * s );
static void apic_set_irq ( APICState * s , int vector_num , int trigger_mode );
static void apic_update_irq ( APICState * s );
99
100
static void apic_get_delivery_bitmask ( uint32_t * deliver_bitmask ,
uint8_t dest , uint8_t dest_mode );
101
102
103
104
105
106
107
/* Find first bit starting from msb */
static int fls_bit ( uint32_t value )
{
return 31 - clz32 ( value );
}
108
/* Find first bit starting from lsb */
109
110
static int ffs_bit ( uint32_t value )
{
111
return ctz32 ( value );
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
}
static inline void set_bit ( uint32_t * tab , int index )
{
int i , mask ;
i = index >> 5 ;
mask = 1 << ( index & 0x1f );
tab [ i ] |= mask ;
}
static inline void reset_bit ( uint32_t * tab , int index )
{
int i , mask ;
i = index >> 5 ;
mask = 1 << ( index & 0x1f );
tab [ i ] &= ~ mask ;
}
130
131
132
133
134
135
136
137
static inline int get_bit ( uint32_t * tab , int index )
{
int i , mask ;
i = index >> 5 ;
mask = 1 << ( index & 0x1f );
return !! ( tab [ i ] & mask );
}
138
static void apic_local_deliver ( CPUState * env , int vector )
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
{
APICState * s = env -> apic_state ;
uint32_t lvt = s -> lvt [ vector ];
int trigger_mode ;
if ( lvt & APIC_LVT_MASKED )
return ;
switch (( lvt >> 8 ) & 7 ) {
case APIC_DM_SMI :
cpu_interrupt ( env , CPU_INTERRUPT_SMI );
break ;
case APIC_DM_NMI :
cpu_interrupt ( env , CPU_INTERRUPT_NMI );
break ;
case APIC_DM_EXTINT :
cpu_interrupt ( env , CPU_INTERRUPT_HARD );
break ;
case APIC_DM_FIXED :
trigger_mode = APIC_TRIGGER_EDGE ;
if (( vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1 ) &&
( lvt & APIC_LVT_LEVEL_TRIGGER ))
trigger_mode = APIC_TRIGGER_LEVEL ;
apic_set_irq ( s , lvt & 0xff , trigger_mode );
}
}
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
void apic_deliver_pic_intr ( CPUState * env , int level )
{
if ( level )
apic_local_deliver ( env , APIC_LVT_LINT0 );
else {
APICState * s = env -> apic_state ;
uint32_t lvt = s -> lvt [ APIC_LVT_LINT0 ];
switch (( lvt >> 8 ) & 7 ) {
case APIC_DM_FIXED :
if ( ! ( lvt & APIC_LVT_LEVEL_TRIGGER ))
break ;
reset_bit ( s -> irr , lvt & 0xff );
/* fall through */
case APIC_DM_EXTINT :
cpu_reset_interrupt ( env , CPU_INTERRUPT_HARD );
break ;
}
}
}
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
# define foreach_apic ( apic , deliver_bitmask , code ) \
{ \
int __i , __j , __mask ; \
for ( __i = 0 ; __i < MAX_APIC_WORDS ; __i ++ ) { \
__mask = deliver_bitmask [ __i ]; \
if ( __mask ) { \
for ( __j = 0 ; __j < 32 ; __j ++ ) { \
if ( __mask & ( 1 << __j )) { \
apic = local_apics [ __i * 32 + __j ]; \
if ( apic ) { \
code ; \
} \
} \
} \
} \
} \
}
ths
authored
18 years ago
208
static void apic_bus_deliver ( const uint32_t * deliver_bitmask ,
209
uint8_t delivery_mode ,
210
211
212
213
214
215
216
uint8_t vector_num , uint8_t polarity ,
uint8_t trigger_mode )
{
APICState * apic_iter ;
switch ( delivery_mode ) {
case APIC_DM_LOWPRI :
217
/* XXX: search for focus processor, arbitration */
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
{
int i , d ;
d = - 1 ;
for ( i = 0 ; i < MAX_APIC_WORDS ; i ++ ) {
if ( deliver_bitmask [ i ]) {
d = i * 32 + ffs_bit ( deliver_bitmask [ i ]);
break ;
}
}
if ( d >= 0 ) {
apic_iter = local_apics [ d ];
if ( apic_iter ) {
apic_set_irq ( apic_iter , vector_num , trigger_mode );
}
}
233
}
234
return ;
235
236
237
238
239
case APIC_DM_FIXED :
break ;
case APIC_DM_SMI :
240
241
242
243
foreach_apic ( apic_iter , deliver_bitmask ,
cpu_interrupt ( apic_iter -> cpu_env , CPU_INTERRUPT_SMI ) );
return ;
244
case APIC_DM_NMI :
245
246
247
foreach_apic ( apic_iter , deliver_bitmask ,
cpu_interrupt ( apic_iter -> cpu_env , CPU_INTERRUPT_NMI ) );
return ;
248
249
250
case APIC_DM_INIT :
/* normal INIT IPI sent to processors */
ths
authored
18 years ago
251
foreach_apic ( apic_iter , deliver_bitmask ,
252
apic_init_ipi ( apic_iter ) );
253
return ;
ths
authored
18 years ago
254
255
case APIC_DM_EXTINT :
256
/* handled in I/O APIC code */
257
258
259
260
261
262
break ;
default :
return ;
}
ths
authored
18 years ago
263
foreach_apic ( apic_iter , deliver_bitmask ,
264
apic_set_irq ( apic_iter , vector_num , trigger_mode ) );
265
}
266
267
268
269
270
271
272
273
274
275
276
277
void apic_deliver_irq ( uint8_t dest , uint8_t dest_mode ,
uint8_t delivery_mode , uint8_t vector_num ,
uint8_t polarity , uint8_t trigger_mode )
{
uint32_t deliver_bitmask [ MAX_APIC_WORDS ];
apic_get_delivery_bitmask ( deliver_bitmask , dest , dest_mode );
apic_bus_deliver ( deliver_bitmask , delivery_mode , vector_num , polarity ,
trigger_mode );
}
278
279
280
281
void cpu_set_apic_base ( CPUState * env , uint64_t val )
{
APICState * s = env -> apic_state ;
# ifdef DEBUG_APIC
282
printf ( "cpu_set_apic_base: %016" PRIx64 " \n " , val );
283
# endif
284
285
if ( ! s )
return ;
ths
authored
18 years ago
286
s -> apicbase = ( val & 0xfffff000 ) |
287
288
289
290
291
292
293
294
295
296
297
298
299
( s -> apicbase & ( MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE ));
/* if disabled, cannot be enabled again */
if ( ! ( val & MSR_IA32_APICBASE_ENABLE )) {
s -> apicbase &= ~ MSR_IA32_APICBASE_ENABLE ;
env -> cpuid_features &= ~ CPUID_APIC ;
s -> spurious_vec &= ~ APIC_SV_ENABLE ;
}
}
uint64_t cpu_get_apic_base ( CPUState * env )
{
APICState * s = env -> apic_state ;
# ifdef DEBUG_APIC
300
301
printf ( "cpu_get_apic_base: %016" PRIx64 " \n " ,
s ? ( uint64_t ) s -> apicbase : 0 );
302
# endif
303
return s ? s -> apicbase : 0 ;
304
305
}
306
307
308
void cpu_set_apic_tpr ( CPUX86State * env , uint8_t val )
{
APICState * s = env -> apic_state ;
309
310
if ( ! s )
return ;
311
s -> tpr = ( val & 0x0f ) << 4 ;
312
apic_update_irq ( s );
313
314
315
316
317
}
uint8_t cpu_get_apic_tpr ( CPUX86State * env )
{
APICState * s = env -> apic_state ;
318
return s ? s -> tpr >> 4 : 0 ;
319
320
}
321
322
323
324
325
326
/* return -1 if no bit is set */
static int get_highest_priority_int ( uint32_t * tab )
{
int i ;
for ( i = 7 ; i >= 0 ; i -- ) {
if ( tab [ i ] != 0 ) {
327
return i * 32 + fls_bit ( tab [ i ]);
328
329
330
331
332
}
}
return - 1 ;
}
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
static int apic_get_ppr ( APICState * s )
{
int tpr , isrv , ppr ;
tpr = ( s -> tpr >> 4 );
isrv = get_highest_priority_int ( s -> isr );
if ( isrv < 0 )
isrv = 0 ;
isrv >>= 4 ;
if ( tpr >= isrv )
ppr = s -> tpr ;
else
ppr = isrv << 4 ;
return ppr ;
}
349
350
351
352
353
354
static int apic_get_arb_pri ( APICState * s )
{
/* XXX: arbitration */
return 0 ;
}
355
356
357
/* signal the CPU if an irq is pending */
static void apic_update_irq ( APICState * s )
{
358
359
360
int irrv , ppr ;
if ( ! ( s -> spurious_vec & APIC_SV_ENABLE ))
return ;
361
362
363
irrv = get_highest_priority_int ( s -> irr );
if ( irrv < 0 )
return ;
364
365
ppr = apic_get_ppr ( s );
if ( ppr && ( irrv & 0xf0 ) <= ( ppr & 0xf0 ))
366
367
368
369
return ;
cpu_interrupt ( s -> cpu_env , CPU_INTERRUPT_HARD );
}
370
371
372
373
374
375
376
377
378
379
void apic_reset_irq_delivered ( void )
{
apic_irq_delivered = 0 ;
}
int apic_get_irq_delivered ( void )
{
return apic_irq_delivered ;
}
380
381
static void apic_set_irq ( APICState * s , int vector_num , int trigger_mode )
{
382
383
apic_irq_delivered += ! get_bit ( s -> irr , vector_num );
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
set_bit ( s -> irr , vector_num );
if ( trigger_mode )
set_bit ( s -> tmr , vector_num );
else
reset_bit ( s -> tmr , vector_num );
apic_update_irq ( s );
}
static void apic_eoi ( APICState * s )
{
int isrv ;
isrv = get_highest_priority_int ( s -> isr );
if ( isrv < 0 )
return ;
reset_bit ( s -> isr , isrv );
399
400
/* XXX : send the EOI packet to the APIC bus to allow the I / O APIC to
set the remote IRR bit for level triggered interrupts . */
401
402
403
apic_update_irq ( s );
}
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
static int apic_find_dest ( uint8_t dest )
{
APICState * apic = local_apics [ dest ];
int i ;
if ( apic && apic -> id == dest )
return dest ; /* shortcut in case apic->id == apic->idx */
for ( i = 0 ; i < MAX_APICS ; i ++ ) {
apic = local_apics [ i ];
if ( apic && apic -> id == dest )
return i ;
}
return - 1 ;
}
421
422
static void apic_get_delivery_bitmask ( uint32_t * deliver_bitmask ,
uint8_t dest , uint8_t dest_mode )
423
424
{
APICState * apic_iter ;
425
int i ;
426
427
if ( dest_mode == 0 ) {
428
429
430
if ( dest == 0xff ) {
memset ( deliver_bitmask , 0xff , MAX_APIC_WORDS * sizeof ( uint32_t ));
} else {
431
int idx = apic_find_dest ( dest );
432
memset ( deliver_bitmask , 0x00 , MAX_APIC_WORDS * sizeof ( uint32_t ));
433
434
if ( idx >= 0 )
set_bit ( deliver_bitmask , idx );
435
}
436
437
} else {
/* XXX: cluster mode */
438
439
440
441
442
443
444
445
446
447
448
449
450
451
memset ( deliver_bitmask , 0x00 , MAX_APIC_WORDS * sizeof ( uint32_t ));
for ( i = 0 ; i < MAX_APICS ; i ++ ) {
apic_iter = local_apics [ i ];
if ( apic_iter ) {
if ( apic_iter -> dest_mode == 0xf ) {
if ( dest & apic_iter -> log_dest )
set_bit ( deliver_bitmask , i );
} else if ( apic_iter -> dest_mode == 0x0 ) {
if (( dest & 0xf0 ) == ( apic_iter -> log_dest & 0xf0 ) &&
( dest & apic_iter -> log_dest & 0x0f )) {
set_bit ( deliver_bitmask , i );
}
}
}
452
453
454
455
456
457
458
459
460
461
462
463
}
}
}
static void apic_init_ipi ( APICState * s )
{
int i ;
s -> tpr = 0 ;
s -> spurious_vec = 0xff ;
s -> log_dest = 0 ;
464
s -> dest_mode = 0xf ;
465
466
467
memset ( s -> isr , 0 , sizeof ( s -> isr ));
memset ( s -> tmr , 0 , sizeof ( s -> tmr ));
memset ( s -> irr , 0 , sizeof ( s -> irr ));
468
469
for ( i = 0 ; i < APIC_LVT_NB ; i ++ )
s -> lvt [ i ] = 1 << 16 ; /* mask LVT */
470
471
472
473
474
475
476
s -> esr = 0 ;
memset ( s -> icr , 0 , sizeof ( s -> icr ));
s -> divide_conf = 0 ;
s -> count_shift = 0 ;
s -> initial_count = 0 ;
s -> initial_count_load_time = 0 ;
s -> next_time = 0 ;
477
478
479
cpu_reset ( s -> cpu_env );
480
s -> cpu_env -> halted = ! ( s -> apicbase & MSR_IA32_APICBASE_BSP );
481
482
}
483
484
485
486
/* send a SIPI message to the CPU to start it */
static void apic_startup ( APICState * s , int vector_num )
{
CPUState * env = s -> cpu_env ;
487
if ( ! env -> halted )
488
489
return ;
env -> eip = 0 ;
ths
authored
18 years ago
490
cpu_x86_load_seg_cache ( env , R_CS , vector_num << 8 , vector_num << 12 ,
491
0xffff , 0 );
492
env -> halted = 0 ;
493
494
}
495
496
497
498
static void apic_deliver ( APICState * s , uint8_t dest , uint8_t dest_mode ,
uint8_t delivery_mode , uint8_t vector_num ,
uint8_t polarity , uint8_t trigger_mode )
{
499
uint32_t deliver_bitmask [ MAX_APIC_WORDS ];
500
501
502
int dest_shorthand = ( s -> icr [ 0 ] >> 18 ) & 3 ;
APICState * apic_iter ;
503
switch ( dest_shorthand ) {
504
505
506
507
508
case 0 :
apic_get_delivery_bitmask ( deliver_bitmask , dest , dest_mode );
break ;
case 1 :
memset ( deliver_bitmask , 0x00 , sizeof ( deliver_bitmask ));
509
set_bit ( deliver_bitmask , s -> idx );
510
511
512
513
514
515
break ;
case 2 :
memset ( deliver_bitmask , 0xff , sizeof ( deliver_bitmask ));
break ;
case 3 :
memset ( deliver_bitmask , 0xff , sizeof ( deliver_bitmask ));
516
reset_bit ( deliver_bitmask , s -> idx );
517
break ;
518
519
}
520
521
522
523
524
525
switch ( delivery_mode ) {
case APIC_DM_INIT :
{
int trig_mode = ( s -> icr [ 0 ] >> 15 ) & 1 ;
int level = ( s -> icr [ 0 ] >> 14 ) & 1 ;
if ( level == 0 && trig_mode == 1 ) {
ths
authored
18 years ago
526
foreach_apic ( apic_iter , deliver_bitmask ,
527
apic_iter -> arb_id = apic_iter -> id );
528
529
530
531
532
533
return ;
}
}
break ;
case APIC_DM_SIPI :
ths
authored
18 years ago
534
foreach_apic ( apic_iter , deliver_bitmask ,
535
apic_startup ( apic_iter , vector_num ) );
536
537
538
539
540
541
542
return ;
}
apic_bus_deliver ( deliver_bitmask , delivery_mode , vector_num , polarity ,
trigger_mode );
}
543
544
545
546
547
548
549
550
551
552
553
int apic_get_interrupt ( CPUState * env )
{
APICState * s = env -> apic_state ;
int intno ;
/* if the APIC is installed or enabled , we let the 8259 handle the
IRQs */
if ( ! s )
return - 1 ;
if ( ! ( s -> spurious_vec & APIC_SV_ENABLE ))
return - 1 ;
ths
authored
18 years ago
554
555
556
557
558
/* XXX: spurious IRQ handling */
intno = get_highest_priority_int ( s -> irr );
if ( intno < 0 )
return - 1 ;
559
560
if ( s -> tpr && intno <= s -> tpr )
return s -> spurious_vec & 0xff ;
561
reset_bit ( s -> irr , intno );
562
563
564
565
566
set_bit ( s -> isr , intno );
apic_update_irq ( s );
return intno ;
}
ths
authored
17 years ago
567
568
569
570
571
572
573
574
575
576
int apic_accept_pic_intr ( CPUState * env )
{
APICState * s = env -> apic_state ;
uint32_t lvt0 ;
if ( ! s )
return - 1 ;
lvt0 = s -> lvt [ APIC_LVT_LINT0 ];
577
578
if (( s -> apicbase & MSR_IA32_APICBASE_ENABLE ) == 0 ||
( lvt0 & APIC_LVT_MASKED ) == 0 )
ths
authored
17 years ago
579
580
581
582
583
return 1 ;
return 0 ;
}
584
585
586
587
static uint32_t apic_get_current_count ( APICState * s )
{
int64_t d ;
uint32_t val ;
ths
authored
18 years ago
588
d = ( qemu_get_clock ( vm_clock ) - s -> initial_count_load_time ) >>
589
590
591
s -> count_shift ;
if ( s -> lvt [ APIC_LVT_TIMER ] & APIC_LVT_TIMER_PERIODIC ) {
/* periodic */
592
val = s -> initial_count - ( d % (( uint64_t ) s -> initial_count + 1 ));
593
594
595
596
597
598
599
600
601
602
603
604
} else {
if ( d >= s -> initial_count )
val = 0 ;
else
val = s -> initial_count - d ;
}
return val ;
}
static void apic_timer_update ( APICState * s , int64_t current_time )
{
int64_t next_time , d ;
ths
authored
18 years ago
605
606
if ( ! ( s -> lvt [ APIC_LVT_TIMER ] & APIC_LVT_MASKED )) {
ths
authored
18 years ago
607
d = ( current_time - s -> initial_count_load_time ) >>
608
609
s -> count_shift ;
if ( s -> lvt [ APIC_LVT_TIMER ] & APIC_LVT_TIMER_PERIODIC ) {
610
611
if ( ! s -> initial_count )
goto no_timer ;
612
d = (( d / (( uint64_t ) s -> initial_count + 1 )) + 1 ) * (( uint64_t ) s -> initial_count + 1 );
613
614
615
} else {
if ( d >= s -> initial_count )
goto no_timer ;
616
d = ( uint64_t ) s -> initial_count + 1 ;
617
618
619
620
621
622
623
624
625
626
627
628
629
630
}
next_time = s -> initial_count_load_time + ( d << s -> count_shift );
qemu_mod_timer ( s -> timer , next_time );
s -> next_time = next_time ;
} else {
no_timer :
qemu_del_timer ( s -> timer );
}
}
static void apic_timer ( void * opaque )
{
APICState * s = opaque ;
631
apic_local_deliver ( s -> cpu_env , APIC_LVT_TIMER );
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
apic_timer_update ( s , s -> next_time );
}
static uint32_t apic_mem_readb ( void * opaque , target_phys_addr_t addr )
{
return 0 ;
}
static uint32_t apic_mem_readw ( void * opaque , target_phys_addr_t addr )
{
return 0 ;
}
static void apic_mem_writeb ( void * opaque , target_phys_addr_t addr , uint32_t val )
{
}
static void apic_mem_writew ( void * opaque , target_phys_addr_t addr , uint32_t val )
{
}
static uint32_t apic_mem_readl ( void * opaque , target_phys_addr_t addr )
{
CPUState * env ;
APICState * s ;
uint32_t val ;
int index ;
env = cpu_single_env ;
if ( ! env )
return 0 ;
s = env -> apic_state ;
index = ( addr >> 4 ) & 0xff ;
switch ( index ) {
case 0x02 : /* id */
val = s -> id << 24 ;
break ;
case 0x03 : /* version */
val = 0x11 | (( APIC_LVT_NB - 1 ) << 16 ); /* version 0x11 */
break ;
case 0x08 :
val = s -> tpr ;
break ;
676
677
678
case 0x09 :
val = apic_get_arb_pri ( s );
break ;
679
680
681
682
case 0x0a :
/* ppr */
val = apic_get_ppr ( s );
break ;
683
684
685
case 0x0b :
val = 0 ;
break ;
686
687
688
689
690
691
case 0x0d :
val = s -> log_dest << 24 ;
break ;
case 0x0e :
val = s -> dest_mode << 28 ;
break ;
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
case 0x0f :
val = s -> spurious_vec ;
break ;
case 0x10 ... 0x17 :
val = s -> isr [ index & 7 ];
break ;
case 0x18 ... 0x1f :
val = s -> tmr [ index & 7 ];
break ;
case 0x20 ... 0x27 :
val = s -> irr [ index & 7 ];
break ;
case 0x28 :
val = s -> esr ;
break ;
case 0x30 :
case 0x31 :
val = s -> icr [ index & 1 ];
break ;
711
712
713
case 0x32 ... 0x37 :
val = s -> lvt [ index - 0x32 ];
break ;
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
case 0x38 :
val = s -> initial_count ;
break ;
case 0x39 :
val = apic_get_current_count ( s );
break ;
case 0x3e :
val = s -> divide_conf ;
break ;
default :
s -> esr |= ESR_ILLEGAL_ADDRESS ;
val = 0 ;
break ;
}
# ifdef DEBUG_APIC
printf ( "APIC read: %08x = %08x \n " , ( uint32_t ) addr , val );
# endif
return val ;
}
static void apic_mem_writel ( void * opaque , target_phys_addr_t addr , uint32_t val )
{
CPUState * env ;
APICState * s ;
int index ;
env = cpu_single_env ;
if ( ! env )
return ;
s = env -> apic_state ;
# ifdef DEBUG_APIC
printf ( "APIC write: %08x = %08x \n " , ( uint32_t ) addr , val );
# endif
index = ( addr >> 4 ) & 0xff ;
switch ( index ) {
case 0x02 :
s -> id = ( val >> 24 );
break ;
754
755
case 0x03 :
break ;
756
757
case 0x08 :
s -> tpr = val ;
758
apic_update_irq ( s );
759
break ;
760
761
762
case 0x09 :
case 0x0a :
break ;
763
764
765
case 0x0b : /* EOI */
apic_eoi ( s );
break ;
766
767
768
769
770
771
case 0x0d :
s -> log_dest = val >> 24 ;
break ;
case 0x0e :
s -> dest_mode = val >> 28 ;
break ;
772
773
case 0x0f :
s -> spurious_vec = val & 0x1ff ;
774
apic_update_irq ( s );
775
break ;
776
777
778
779
780
case 0x10 ... 0x17 :
case 0x18 ... 0x1f :
case 0x20 ... 0x27 :
case 0x28 :
break ;
781
case 0x30 :
782
783
784
785
786
s -> icr [ 0 ] = val ;
apic_deliver ( s , ( s -> icr [ 1 ] >> 24 ) & 0xff , ( s -> icr [ 0 ] >> 11 ) & 1 ,
( s -> icr [ 0 ] >> 8 ) & 7 , ( s -> icr [ 0 ] & 0xff ),
( s -> icr [ 0 ] >> 14 ) & 1 , ( s -> icr [ 0 ] >> 15 ) & 1 );
break ;
787
case 0x31 :
788
s -> icr [ 1 ] = val ;
789
790
791
792
793
794
795
796
797
798
799
800
801
802
break ;
case 0x32 ... 0x37 :
{
int n = index - 0x32 ;
s -> lvt [ n ] = val ;
if ( n == APIC_LVT_TIMER )
apic_timer_update ( s , qemu_get_clock ( vm_clock ));
}
break ;
case 0x38 :
s -> initial_count = val ;
s -> initial_count_load_time = qemu_get_clock ( vm_clock );
apic_timer_update ( s , s -> initial_count_load_time );
break ;
803
804
case 0x39 :
break ;
805
806
807
808
809
810
811
812
813
814
815
816
817
818
case 0x3e :
{
int v ;
s -> divide_conf = val & 0xb ;
v = ( s -> divide_conf & 3 ) | (( s -> divide_conf >> 1 ) & 4 );
s -> count_shift = ( v + 1 ) & 7 ;
}
break ;
default :
s -> esr |= ESR_ILLEGAL_ADDRESS ;
break ;
}
}
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
static void apic_save ( QEMUFile * f , void * opaque )
{
APICState * s = opaque ;
int i ;
qemu_put_be32s ( f , & s -> apicbase );
qemu_put_8s ( f , & s -> id );
qemu_put_8s ( f , & s -> arb_id );
qemu_put_8s ( f , & s -> tpr );
qemu_put_be32s ( f , & s -> spurious_vec );
qemu_put_8s ( f , & s -> log_dest );
qemu_put_8s ( f , & s -> dest_mode );
for ( i = 0 ; i < 8 ; i ++ ) {
qemu_put_be32s ( f , & s -> isr [ i ]);
qemu_put_be32s ( f , & s -> tmr [ i ]);
qemu_put_be32s ( f , & s -> irr [ i ]);
}
for ( i = 0 ; i < APIC_LVT_NB ; i ++ ) {
qemu_put_be32s ( f , & s -> lvt [ i ]);
}
qemu_put_be32s ( f , & s -> esr );
qemu_put_be32s ( f , & s -> icr [ 0 ]);
qemu_put_be32s ( f , & s -> icr [ 1 ]);
qemu_put_be32s ( f , & s -> divide_conf );
ths
authored
17 years ago
843
qemu_put_be32 ( f , s -> count_shift );
844
qemu_put_be32s ( f , & s -> initial_count );
ths
authored
17 years ago
845
846
qemu_put_be64 ( f , s -> initial_count_load_time );
qemu_put_be64 ( f , s -> next_time );
847
848
qemu_put_timer ( f , s -> timer );
849
850
851
852
853
854
855
}
static int apic_load ( QEMUFile * f , void * opaque , int version_id )
{
APICState * s = opaque ;
int i ;
856
if ( version_id > 2 )
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
return - EINVAL ;
/* XXX: what if the base changes? (registered memory regions) */
qemu_get_be32s ( f , & s -> apicbase );
qemu_get_8s ( f , & s -> id );
qemu_get_8s ( f , & s -> arb_id );
qemu_get_8s ( f , & s -> tpr );
qemu_get_be32s ( f , & s -> spurious_vec );
qemu_get_8s ( f , & s -> log_dest );
qemu_get_8s ( f , & s -> dest_mode );
for ( i = 0 ; i < 8 ; i ++ ) {
qemu_get_be32s ( f , & s -> isr [ i ]);
qemu_get_be32s ( f , & s -> tmr [ i ]);
qemu_get_be32s ( f , & s -> irr [ i ]);
}
for ( i = 0 ; i < APIC_LVT_NB ; i ++ ) {
qemu_get_be32s ( f , & s -> lvt [ i ]);
}
qemu_get_be32s ( f , & s -> esr );
qemu_get_be32s ( f , & s -> icr [ 0 ]);
qemu_get_be32s ( f , & s -> icr [ 1 ]);
qemu_get_be32s ( f , & s -> divide_conf );
ths
authored
17 years ago
879
s -> count_shift = qemu_get_be32 ( f );
880
qemu_get_be32s ( f , & s -> initial_count );
ths
authored
17 years ago
881
882
s -> initial_count_load_time = qemu_get_be64 ( f );
s -> next_time = qemu_get_be64 ( f );
883
884
885
if ( version_id >= 2 )
qemu_get_timer ( f , s -> timer );
886
887
return 0 ;
}
888
889
890
891
static void apic_reset ( void * opaque )
{
APICState * s = opaque ;
892
int bsp = cpu_is_bsp ( s -> cpu_env );
893
894
s -> apicbase = 0xfee00000 |
895
( bsp ? MSR_IA32_APICBASE_BSP : 0 ) | MSR_IA32_APICBASE_ENABLE ;
896
897
apic_init_ipi ( s );
ths
authored
17 years ago
898
899
if ( bsp ) {
900
901
902
903
904
905
906
/*
* LINT0 delivery mode on CPU # 0 is set to ExtInt at initialization
* time typically by BIOS , so PIC interrupt can be delivered to the
* processor when local APIC is enabled .
*/
s -> lvt [ APIC_LVT_LINT0 ] = 0x700 ;
}
907
}
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
static CPUReadMemoryFunc * apic_mem_read [ 3 ] = {
apic_mem_readb ,
apic_mem_readw ,
apic_mem_readl ,
};
static CPUWriteMemoryFunc * apic_mem_write [ 3 ] = {
apic_mem_writeb ,
apic_mem_writew ,
apic_mem_writel ,
};
int apic_init ( CPUState * env )
{
APICState * s ;
925
if ( last_apic_idx >= MAX_APICS )
926
return - 1 ;
927
s = qemu_mallocz ( sizeof ( APICState ));
928
env -> apic_state = s ;
929
930
s -> idx = last_apic_idx ++ ;
s -> id = env -> cpuid_apic_id ;
931
932
s -> cpu_env = env ;
933
apic_reset ( s );
ths
authored
17 years ago
934
935
/* XXX: mapping more APICs at the same memory location */
936
937
938
if ( apic_io_memory == 0 ) {
/* NOTE : the APIC is directly connected to the CPU - it is not
on the global memory bus . */
939
apic_io_memory = cpu_register_io_memory ( apic_mem_read ,
940
apic_mem_write , NULL );
941
942
cpu_register_physical_memory ( s -> apicbase & ~ 0xfff , 0x1000 ,
apic_io_memory );
943
944
}
s -> timer = qemu_new_timer ( vm_clock , apic_timer , s );
945
946
register_savevm ( "apic" , s -> idx , 2 , apic_save , apic_load , s );
947
qemu_register_reset ( apic_reset , 0 , s );
ths
authored
18 years ago
948
949
local_apics [ s -> idx ] = s ;
950
951
952
return 0 ;
}